NuMicro® NUC029LEE/NUC029SEE
32-bit Arm
®
Cortex
®
-M0 Microcontroller
Aug, 2018
Page
290
of
497
Rev 1.00
N
U
MICRO
®
N
UC02
9L
E
E
/N
UC029
S
E
E
T
E
CHN
ICA
L R
E
F
E
R
E
NC
E
M
A
NU
A
L
PWM Trigger Status Register (TSTATUS)
Register
Offset
R/W
Description
Reset Value
TSTATUS
0x84
0x84
R/W
PWM Trigger Status Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
PWM3TF
PWM2TF
PWM1TF
PWM0TF
Bits
Description
[3]
PWM3TF
Channel 3 Center-Aligned Trigger Flag
For Center-aligned Operating mode, this bit is set to 1 by hardware when PWM
counter up count to CNR if PWM3TEN bit is set to 1. After this bit is set to 1, ADC
will start conversion if ADC triggered source is selected by PWM.
Software can write 1 to clear this bit.
[2]
PWM2TF
Channel 2 Center-Aligned Trigger Flag
For Center-aligned Operating mode, this bit is set to 1 by hardware when PWM
counter up count to CNR if PWM2TEN bit is set to 1. After this bit is set to 1, ADC
will start conversion if ADC triggered source is selected by PWM.
Software can write 1 to clear this bit.
[1]
PWM1TF
Channel 1 Center-Aligned Trigger Flag
For Center-aligned Operating mode, this bit is set to 1 by hardware when PWM
counter up count to CNR if PWM1TEN bit is set to 1. After this bit is set to 1, ADC
will start conversion if ADC triggered source is selected by PWM.
Software can write 1 to clear this bit.
[0]
PWM0TF
Channel 0 Center-Aligned Trigger Flag
For Center-aligned Operating mode, this bit is set to 1 by hardware when PWM
counter up counts to CNR if PWM0TEN bit is set to 1. After this bit is set to 1, ADC
will start conversion if ADC triggered source is selected by PWM.
Software can write 1 to clear this bit.