NuMicro® NUC029LEE/NUC029SEE
32-bit Arm
®
Cortex
®
-M0 Microcontroller
Aug, 2018
Page
279
of
497
Rev 1.00
N
U
MICRO
®
N
UC02
9L
E
E
/N
UC029
S
E
E
T
E
CHN
ICA
L R
E
F
E
R
E
NC
E
M
A
NU
A
L
(depend on INT01TYPE bit of PIER register), software can write 1 to clear this bit to 0.
[0]
PWMIF0
PWM Channel 0 Period Interrupt Status
This bit is set by hardware when PWM0 counter reaches the requirement of interrupt
(depend on INT01TYPE bit of PIER register), software can write 1 to clear this bit to 0.
Note:
User can clear each interrupt flag by writing 1 to corresponding bit in PIIR.