NuMicro® NUC029LEE/NUC029SEE
32-bit Arm
®
Cortex
®
-M0 Microcontroller
Aug, 2018
Page
275
of
497
Rev 1.00
N
U
MICRO
®
N
UC02
9L
E
E
/N
UC029
S
E
E
T
E
CHN
ICA
L R
E
F
E
R
E
NC
E
M
A
NU
A
L
PWM Backward Compatible Register (PBCR)
Register
Offset
R/W
Description
Reset Value
PBCR
0x3C
0x3C
R/W
PWM Backward Compatible Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
BCn
Bits
Description
[31:1]
Reserved
Reserved.
[0]
BCn
PWM Backward Compatible Register
0 = Configure write 0 to clear CFLRI0~3 and CRLRI0~3.
1 = Configure write 1 to clear CFLRI0~3 and CRLRI0~3.
Refer to the CCR0/CCR2 register bit 6, 7, 22, 23 description
Note:
It is recommended that this bit be set to 1 to prevent CFLRIx and CRLRIx from
being cleared when writing CCR0/CCR2.