NuMicro® NUC029LEE/NUC029SEE
32-bit Arm
®
Cortex
®
-M0 Microcontroller
Aug, 2018
Page
143
of
497
Rev 1.00
N
U
MICRO
®
N
UC02
9L
E
E
/N
UC029
S
E
E
T
E
CHN
ICA
L R
E
F
E
R
E
NC
E
M
A
NU
A
L
6.4.3 Block Diagram
The flash memory controller consists of AHB slave interface, ISP control logic, writer interface and
flash macro interface timing control logic. The block diagram of flash memory controller is shown
as follows:
AHB Slave Interface
ISP Controller
Application
Program
Memory
CBS=11b
0x0000_0000
0x0001_FFFF
Flash
Operation
Control
Power On
Initialization
Data Out
Control
Config &
Map
AHB Bus
1
2
8
k
B
DFBADR
0x0000_0000
0x0000_1FFF
Cortex-M0
AHB Lite
interface
Debug
Access
Port
S
e
ri
a
l
w
ir
e
d
e
b
u
g
in
te
rf
a
c
e
Data Flash
ISP Loader
Program Memory
CBS=01b
Figure 6.4-1 Flash Memory Control Block Diagram