NuMicro® NUC029LEE/NUC029SEE
32-bit Arm
®
Cortex
®
-M0 Microcontroller
Aug, 2018
Page
102
of
497
Rev 1.00
N
U
MICRO
®
N
UC02
9L
E
E
/N
UC029
S
E
E
T
E
CHN
ICA
L R
E
F
E
R
E
NC
E
M
A
NU
A
L
NMI Source Interrupt Select Control Register (NMI_SEL)
Register
Offset
R/W
Description
Reset Value
NMI_SEL
0x80
R/W
NMI Source Interrupt Select Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
NMI_EN
7
6
5
4
3
2
1
0
Reserved
NMI_SEL
Bits
Description
[31:8]
Reserved
Reserved.
[8]
NMI_EN
NMI Interrupt Enable Bit (Write Protect)
0 = NMI interrupt Disabled.
1 = NMI interrupt Enabled.
Note:
This bit is the protected bit, and programming it needs to write “59h”, “16h”, and
“88h” to address 0x5000_0100 to disable register protection. Refer to the register
REGWRPROT at address 0x100.
[7:5]
Reserved
Reserved.
[4:0]
NMI_SEL
NMI Interrupt Source Selection
The NMI interrupt to Cortex
®
-M0 can be selected from one of the peripheral interrupt by
setting NMI_SEL.