NuMicro® NUC029LEE/NUC029SEE
32-bit Arm
®
Cortex
®
-M0 Microcontroller
Aug, 2018
Page
40
of
497
Rev 1.00
N
U
MICRO
®
N
UC02
9L
E
E
/N
UC029
S
E
E
T
E
CHN
ICA
L R
E
F
E
R
E
NC
E
M
A
NU
A
L
Peripheral Reset Control Register 1 (IPRSTC1)
.
Register
Offset
R/W
Description
Reset Value
IPRSTC1
0x08
R/W
Peripheral Reset Control Register 1
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
EBI_RST
PDMA_RST
CPU_RST
CHIP_RST
Bits
Description
[31:4]
Reserved
Reserved.
[3]
EBI_RST
EBI Controller Reset (Write-protection Bit)
Set this bit to 1 will generate a reset signal to the EBI. User need to set this bit to 0 to
release from the reset state.
This bit is the protected bit, It means programming this bit needs
to write “59h”, “16h”,
“88h” to address 0x5000_0100 to disable register protection. Refer to the register
REGWRPROT at address 0x100
1 = EBI controller reset
0 = EBI controller normal operation
[2]
PDMA_RST
PDMA Controller Reset (Write Protect)
Setting this bit to 1 will generate a reset signal to the PDMA. User needs to set this bit to 0
to release from reset state.
0 = PDMA controller normal operation.
1 = PDMA controller reset.
Note1:
This bit is the protected bit, and programming it needs to write “59h”, “16h”, and
“88h” to address 0x5000_0100 to disable register protection. Refer to the register
REGWRPROT at address 0x100.
Note2:
Setting PDMA_RST bit to 1 will generate asynchronous reset signal to PDMA
module. Users need to set PDMA_RST to 0 to release PDMA module from reset state.
[1]
CPU_RST
CPU Kernel One-Shot Reset (Write Protect)
Setting this bit will only reset the CPU kernel and Flash Memory Controller(FMC), and this
bit will automatically return 0 after the two clock cycles
0 = CPU normal operation.
1 = CPU one-shot reset.
Note:
This bit is the
protected bit, and programming it needs to write “59h”, “16h”, and
“88h” to address 0x5000_0100 to disable register protection. Refer to the register
REGWRPROT at address 0x100.
[0]
CHIP_RST
CHIP One-Shot Reset (Write Protect)
Setting this bit will reset the whole chip, including CPU kernel and all peripherals, and this