NuMicro® NUC029LEE/NUC029SEE
32-bit Arm
®
Cortex
®
-M0 Microcontroller
Aug, 2018
Page
430
of
497
Rev 1.00
N
U
MICRO
®
N
UC02
9L
E
E
/N
UC029
S
E
E
T
E
CHN
ICA
L R
E
F
E
R
E
NC
E
M
A
NU
A
L
6.15.8 Register Map
R
: read only,
W
: write only,
R/W
: both read and write
Register
Offset
R/W
Description
Reset Value
SPI Base Address:
SPI0_BA = 0x4003_0000
SPI1_BA = 0x4003_4000
SPI_CNTRL
n=0,1
0x00
R/W
Control and Status Register
0x0500_3004
SPI_DIVIDER
n=0,1
0x04
R/W
Clock Divider Register
0x0000_0000
SPI_SSR
n=0,1
0x08
R/W
Slave Select Register
0x0000_0000
SPI_RX0
n=0,1
0x10
R
Data Receive Register 0
0x0000_0000
SPI_TX0
n=0,1
0x20
W
Data Transmit Register 0
0x0000_0000
SPI_VARCLK
n=0,1
0x34
R/W
Variable Clock Pattern Register
0x007F_FF87
SPI_DMA
n=0,1
0x38
R/W
SPI DMA Control Register
0x0000_0000
SPI_CNTRL2
n=0,1
0x3C R/W
Control and Status Register 2
0x0000_1000
SPI_FIFO_CTL
n=0,1
0x40
R/W
SPI FIFO Control Register
0x4400_0000
SPI_STATUS
n=0,1
0x44
R/W
SPI Status Register
0x0500_0000