NuMicro® NUC029LEE/NUC029SEE
32-bit Arm
®
Cortex
®
-M0 Microcontroller
Aug, 2018
Page
105
of
497
Rev 1.00
N
U
MICRO
®
N
UC02
9L
E
E
/N
UC029
S
E
E
T
E
CHN
ICA
L R
E
F
E
R
E
NC
E
M
A
NU
A
L
6.2.11 System Control
The Cortex
®
-M0 status and operating mode control are managed by System Control Registers.
Including CPUID, Cortex
®
-M0 interrupt priority and Cortex
®
-M0 power management can be
controlled through these system control registers.
For more detailed
information, please refer to the “ARM
®
Cortex
®
-M0 Technical Reference
Manual” and “ARM
®
v6-
M Architecture Reference Manual”.
6.2.11.1 System Control Register Map
R
: read only,
W
: write only,
R/W
: both read and write
Register
Offset
R/W
Description
Reset Value
SCS Base Address:
SCS_BA = 0xE000_E000
CPUID
0xD00
R
CPUID Register
0x410C_C200
ICSR
0xD04
R/W
Interrupt Control and State Register
0x0000_0000
AIRCR
0xD0C
R/W
Application Interrupt and Reset Control Register
0xFA05_0000
SCR
0xD10
R/W
System Control Register
0x0000_0000
SHPR2
0xD1C
R/W
System Handler Priority Register 2
0x0000_0000
SHPR3
0xD20
R/W
System Handler Priority Register 3
0x0000_0000