CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51
Preliminary User’s Manual U19014EJ1V0UD
192
Figure 7-14. PWM Output Operation Timing
(a) Basic operation (active level = H)
Count clock
TM5n
CR5n
TCE5n
INTTM5n
TO5n
00H 01H
FFH 00H 01H 02H
N N + 1
FFH 00H 01H 02H
M
00H
N
<2> Active level
<1> Inactive level
<3> Inactive level
<5> Inactive level
t
<2> Active level
(b) CR5n = 00H
Count clock
TM5n
CR5n
TCE5n
INTTM5n
01H
00H
FFH 00H 01H 02H
00H
FFH 00H 01H 02H
M 00H
TO5n L (Inactive level)
t
(c) CR5n = FFH
TM5n
CR5n
TCE5n
INTTM5n
TO5n
01H
00H
FFH 00H 01H 02H
FFH
<1> Inactive level
<2> Active level
FFH 00H 01H 02H
M 00H
<3> Inactive level
<2> Active level
<5> Inactive level
t
Remarks 1.
<1> to <3> and <5> in Figure 7-14 (a) correspond to <1> to <3> and <5> in PWM output operation in
7.4.4 (1) PWM output basic operation
.
2.
n = 0, 1
electronic components distributor