CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51
Preliminary User’s Manual U19014EJ1V0UD
179
Figure 7-1. Block Diagram of 8-Bit Timer/Event Counter 50
TI50/TO50/P17
f
PRS
/2
2
f
PRS
/2
6
f
PRS
/2
8
f
PRS
/2
13
f
PRS
f
PRS
/2
OVF
3
TCL502 TCL501 TCL500
TCE50 TMC506 LVS50 LVR50 TMC501 TOE50
S
R
S
Q
R
INV
INTTM50
TO50/TI50/P17
To UART6
PM17
8-bit timer compare
register 50 (CR50)
Match
Mask circuit
Selector
Selector
8-bit timer
counter 50 (TM50)
Selector
Internal bus
Clear
Timer clock selection
register 50 (TCL50)
Internal bus
Invert
level
8-bit timer mode control
register 50 (TMC50)
Note 1
Note 2
Output latch
(P17)
Figure 7-2. Block Diagram of 8-Bit Timer/Event Counter 51
TI51/TO51/P33
f
PRS
/2
4
f
PRS
/2
6
f
PRS
/2
8
f
PRS
/2
12
f
PRS
f
PRS
/2
OVF
3
TCL512 TCL511 TCL510
TCE51 TMC516 LVS51 LVR51 TMC511 TOE51
S
R
S
Q
R
INV
INTTM51
TO51/TI51/
P33
PM33
To 8-bit
timer H1
8-bit timer compare
register 51 (CR51)
Match
Mask circuit
Selector
Selector
8-bit timer
counter 51 (TM51)
Selector
Internal bus
Clear
Timer clock selection
register 51 (TCL51)
Internal bus
Invert
level
8-bit timer mode control
register 51 (TMC51)
Note 1
Note 2
Output latch
(P33)
Notes 1.
Timer output F/F
2.
PWM output F/F
electronic components distributor