CHAPTER 1 OUTLINE
Preliminary User’s Manual U19014EJ1V0UD
17
1.5 Block Diagram
Port 0
P00, P01
2
Port 1
P10 to P17
Port 3
P30 to P33
4
V
SS
,
EV
SS
FLMD0
V
DD
,
EV
DD
8
Port 6
P60, P61
2
Port 12
P120-P122
Clock output
control
Voltage regulator
REGC
USBREGC
Interrupt control
INTP1/P30 to
INTP3/P32
3
INTP0/P120
Internal
high-speed
RAM
Internal
expansion
RAM
78K/0
CPU
core
Flash
memory
8-bit timer H1
TOH1/P16
TI50/TO50/P17
8-bit timer/event
counter 50
Watchdog timer
RxD6/P14
TxD6/P13
Serial interface
UART6
TI51/TO51/P33
8-bit timer/event
counter 51
Serial interface
CSI10
SI10/P11
SO10/P12
SCK10/P10
16-bit timer/event
counter 00
TO00/TI010/P01
TI000/P00
Power-on clear/
Low voltage
indicator
POC/LVI
control
Reset control
System control
RESET
X1/P121
X2/EXCLK/P122
Internal
high-speed
oscillator
OCD0A/X1, OCD1A/P31
OCD0B/X2, OCD1B/P32
USBP
USBM
USBPUC
USB
PLL
On-chip debug
RxD6/P14
RxD6/P14
3
Internal
low-speed
oscillator
electronic components distributor