CHAPTER 5 CLOCK GENERATOR
Preliminary User’s Manual U19014EJ1V0UD
112
Table 5-8. Conditions Before the Clock Oscillation Is Stopped and Flag Settings
Clock
Conditions Before Clock Oscillation Is Stopped
(External Clock Input Disabled)
Flag Settings of SFR
Register
Internal high-speed
oscillation clock
MCS = 1
(The CPU is operating on a clock other than the internal high-speed
oscillation clock)
RSTOP = 1
X1 clock
External main system clock
MCS = 1
(The CPU is operating on a clock other than the high-speed system clock)
MSTOP = 1
5.6.10 Peripheral hardware and source clocks
The following lists peripheral hardware and source clocks incorporated in the
µ
PD78F0730.
Table 5-9. Peripheral Hardware and Source Clocks
Source Clock
Peripheral Hardware
Peripheral Hardware
Clock (f
PRS
)
Internal Low-Speed
Oscillation Clock (f
RL
)
TM50 Output
External Clock from
Peripheral Hardware
Pins
16-bit timer/event counter 00
Y
N
N
Y (TI000 pin)
50
Y
N
N
Y (TI50 pin)
8-bit timer/
event counter
51
Y
N
N
Y (TI51 pin)
8-Bit timer H1
Y
Y
N
N
Watchdog timer
N
Y
N
N
UART6
Y N Y N
Serial interface
CSI10
Y
N
N
Y (SCK10 pin)
Remark
Y: Can be selected, N: Cannot be selected
electronic components distributor