Nations Technologies Inc.
Tel
:
+86-755-86309900
:
Address: Nations Tower, #109 Baoshen Road, Hi-tech Park North.
Nanshan District, Shenzhen, 518057, P.R.China
493
/
631
Functional block diagram
Figure 23-1 LPUART block diagram
Function description
As shown in Figure 23-1, LPUART bidirectional communication requires at least two pins: receiving data input (RX)
and sending data output (TX).
RX:
Serial data input. When the number of samples is 3, data and noise can be distinguished.
TX:
Serial data output. When sending is enabled, the pin defaults to be high level.
The following pins are required in hardware flow control mode:
TX
RX
RTS
CTS
Transmission data
register(TDR)
Transmission shift register
Receive shift register
CTRL register
Tx control
Rx control
Hardware
data flow
control
STS register
Baud rate generator
Transmitter
baud rate
control
BRCFG1 register
BRCFG2 register
Receiver baud
rate control
Wake up
controller
Interrupt control
INTEN register
Receive buffer
Receive data register(RDR)
CPU/DMA