Nations Technologies Inc.
Tel
:
+86-755-86309900
:
Address: Nations Tower, #109 Baoshen Road, Hi-tech Park North.
Nanshan District, Shenzhen, 518057, P.R.China
360
/
631
HCLK is used for the register access.
ADC_CLK is the working clock of ADC. ADC_CLK has two sources (HCLK divider or PLL divider). HCLK
divider and system are synchronous clock, while PLL divider and system are asynchronous clock. The advantage
of using a synchronous clock is that there is no uncertainty when triggering the ADC to respond to the trigger.The
advantage of using PLL's divider clock is that the ADC's working clock can be handled independently without
affecting other modules attached to the HCLK
ADC_1MCLK for internal timing function, configured in RCC, frequency size must be configured to 1MHz
Note:
1.
Configuration PLL as a clock source, up to 72 MHz, support frequency division 1,2,4,6,8,10,12,16,32,
64,128,256
2.
The AHB_CLK frequency division can be configured as a working clock up to 72MHz. The AHB_CLK frequency
division can be 1,2,4,6,8,10,12,16,32
3.
When switching the ADC 1M clock source, you need to ensure that the HSI clock is turned on
Figure 17-2 ADC clock
ADC switch control
You can proceed to the next step only after the power-up process is complete. You can check if the power-up is
complete by polling the ADC_CTRL3.RDY bit.
You can set the ADC_CTRL2.ON bit to turn on the ADC. When the ADC_CTRL2.ON bit is set for the first time, it
wakes up the ADC from the power-off state. After a power-on delay of ADC (t
STAB
), and the conversion begins when
the ADC_CTRL2.ON bit is set again.
DIV
1MCLK
ADC_1MCLK
HCLK
HCLK
PLL_DIV_CLK
ADC_CLK