Host Programmer Model
Host Interface (HI08)
6
-31
Note:
The external host should never write to the TXH:TXM:TXL registers if the
ISR[TXDE] bit is cleared.
Note:
When data is written to a peripheral device, there is a two-cycle pipeline delay until
any status bits affected by this operation are updated. If you read any of those status
bits within the next two cycles, the bit will not reflect its current status. For details,
see Section 5.4.1, Polling, on page 5-3.
6.7.7
Host-Side Registers After Reset
Table 6-18 shows the result of the four kinds of reset on bits in each of the HI08 registers
seen by the host processor. To cause a hardware reset, assert the
RESET
signal. To cause a
software reset, execute the RESET instruction. To reset the HEN bit individually, clear the
HPCR[HEN] bit. To cause a stop reset, execute the STOP instruction.
Table 6-18. Host-Side Registers After Reset
Register
Name
Register
Data
Reset Type
HW
Reset
SW
Reset
Individual Reset
STOP
ICR
All bits
0
0
—
—
CVR
HC
0
0
0
0
HV[0–6]
$32
$32
—
—
ISR
HREQ
0
0
1 if TREQ is set;
0 otherwise
1 if TREQ is set;
0 otherwise
HF3 -HF2
0
0
—
—
TRDY
1
1
1
1
TXDE
1
1
1
1
RXDF
0
0
0
0
IVR
IV[0–7]
$0F
$0F
—
—
RX
RXH:RXM:RXL
empty
empty
empty
empty
TX
TXH:TXM:TXL
empty
empty
empty
empty
Note:
A long dash (—) denotes that the bit value is not affected by the specified reset.
Содержание DSP56303
Страница 1: ...DSP56303 User s Manual 24 Bit Digital Signal Processor DSP56303UM AD Revision 1 January 2001 ...
Страница 52: ...JTAG OnCE Interface 2 22 DSP56303 User s Manual ...
Страница 114: ...General Purpose Input Output GPIO 5 10 DSP56303 User s Manual ...
Страница 212: ...GPIO Signals and Registers 8 26 DSP56303 User s Manual ...
Страница 268: ...Interrupt Equates A 22 DSP56303 User s Manual ...
Страница 306: ...Programming Sheets B 38 DSP56303 User s Manual ...
Страница 320: ...Index 14 DSP56303 User s Manual ...