xii
DSP56303 User’s Manual
Figures
1-1
DSP56303 Block Diagram....................................................................................... 1-11
2-1
Signals Identified by Functional Group..................................................................... 2-2
3-1
Default Settings (0, 0, 0) ............................................................................................ 3-7
3-2
Instruction Cache Enabled (0, 0, 1) ........................................................................... 3-8
3-3
Switched Program RAM (0, 1, 0) .............................................................................. 3-9
3-4
Switched Program RAM and Instruction Cache Enabled (0, 1, 1).......................... 3-10
3-5
16-bit Space with Default RAM (1, 0, 0) ................................................................ 3-11
3-6
16-bit Space with Instruction Cache Enabled (1, 0, 1) ............................................ 3-12
3-7
16-bit Space with Switched Program RAM (1, 1, 0)............................................... 3-13
3-8
16-bit Space, Switched Program RAM, Instruction Cache Enabled (1, 1, 1) ........ 3-14
4-1
Status Register (SR)................................................................................................. 4-10
4-2
Operating Mode Register (OMR) ............................................................................ 4-15
4-4
Interrupt Priority Register-Peripherals (IPRP) (X:$FFFFFE) ................................. 4-19
4-3
Interrupt Priority Register-Core (IPRC) (X:$FFFFFF) ........................................... 4-19
4-5
PLL Control Register (PCTL) ................................................................................. 4-24
4-6
Bus Control Register (BCR) .................................................................................... 4-25
4-7
DRAM Control Register (DCR) .............................................................................. 4-28
4-8
Address Attribute Registers (AAR[0–3]) (X:$FFFFF9–$FFFFF6) ........................ 4-30
4-9
DMA Control Register (DCR)................................................................................. 4-32
4-10
Identification Register Configuration (Revision E)................................................. 4-37
4-11
JTAG Identification Register Configuration (Revision E) ...................................... 4-38
5-1
Memory Mapping of Peripherals Control Registers.................................................. 5-2
5-2
Port B Signals ............................................................................................................ 5-7
5-3
Port C Signals ............................................................................................................ 5-8
5-4
Port D Signals ............................................................................................................ 5-8
5-5
Port E Signals............................................................................................................. 5-9
5-6
Triple Timer Signals .................................................................................................. 5-9
6-1
HI08 Block Diagram.................................................................................................. 6-5
6-2
HI08 Core Interrupt Operation .................................................................................. 6-8
6-3
HI08 Host Request Structure ................................................................................... 6-10
6-4
HI08 Read and Write Operations in Little Endian Mode ........................................ 6-11
6-5
HI08 Read and Write Operations in Big Endian Mode ........................................... 6-12
6-6
Host Control Register (HCR) (X:$FFFFC2) ........................................................... 6-14
6-7
Host Status Register (HSR) (X:$FFFFC3) .............................................................. 6-15
6-8
Host Data Direction Register (HDDR) (X:$FFFFC8)............................................. 6-16
6-9
Host Data Register (HDR) (X:$FFFFC8)................................................................ 6-16
6-10
Host Base Address Register (HBAR) (X:$FFFFC5)............................................... 6-17
6-11
Self Chip-Select Logic............................................................................................. 6-17
6-12
Host Port Control Register (HPCR) (X:$FFFFC4) ................................................. 6-18
6-13
Single-Strobe Mode ................................................................................................. 6-21
6-14
Dual-Strobe Mode.................................................................................................... 6-21
6-15
Interface Control Register (ICR) ............................................................................. 6-24
6-16
Command Vector Register (CVR)........................................................................... 6-26
Содержание DSP56303
Страница 1: ...DSP56303 User s Manual 24 Bit Digital Signal Processor DSP56303UM AD Revision 1 January 2001 ...
Страница 52: ...JTAG OnCE Interface 2 22 DSP56303 User s Manual ...
Страница 114: ...General Purpose Input Output GPIO 5 10 DSP56303 User s Manual ...
Страница 212: ...GPIO Signals and Registers 8 26 DSP56303 User s Manual ...
Страница 268: ...Interrupt Equates A 22 DSP56303 User s Manual ...
Страница 306: ...Programming Sheets B 38 DSP56303 User s Manual ...
Страница 320: ...Index 14 DSP56303 User s Manual ...