![Motorola DSP56303 Скачать руководство пользователя страница 139](http://html.mh-extra.com/html/motorola/dsp56303/dsp56303_user-manual_246564139.webp)
Host Programmer Model
Host Interface (HI08)
6
-25
Table 6-15. Interface Control Register (ICR) Bit Definitions
Bit Number
Bit Name
Reset Value
Description
7
INIT
0
Initialize
The host processor uses the INIT bit to force initialization of the HI08
hardware. During initialization, the HI08 transmit and receive control bits
are configured. Whether it is necessary to use the INIT bit to initialize the
HI08 hardware depends on the software design of the interface.
The type of initialization when the INIT bit is set depends on the state of
TREQ and RREQ in the HI08. The INIT command, which is local to the
HI08, configures the HI08 into the desired data transfer mode. When the
host sets the INIT bit, the HI08 hardware executes the INIT command.
The interface hardware clears the INIT bit after the command executes.
TREQ
RREQ
After INIT
Execution
Transfer Direction
Initialized
0
0
INIT = 0
None
0
1
INIT = 0;
RXDF = 0; HTDE = 1
DSP to host
1
0
INIT = 0;
TXDE = 1; HRDF = 0
Host to DSP
1
1
INIT = 0;
RXDF = 0; HTDE =
1; TXDE = 1;
HRDF = 0
Host to/from DSP
6
0
Reserved. Write to 0 for future compatibility.
5
HLEND
0
Host Little Endian
If the HLEND bit is cleared, the host can access the HI08 in Big-Endian
byte order. If set, the host can access the HI08 in Little-Endian byte order.
If the HLEND bit is cleared the RXH/TXH register is located at address $5,
the RXM/TXM register at $6, and the RXL/TXL register at $7. If the
HLEND bit is set, the RXH/TXH register is located at address $7, the
RXM/TXM register at $6, and the RXL/TXL register at $5.
4
HF1
0
Host Flag 1
A general-purpose flag for host-to-DSP communication. The host
processor can set or clear HF1, and the DSP56303 can not change it.
HF1 is reflected in the HSR on the DSP side of the HI08.
3
HF0
0
Host Flag 0
A general-purpose flag for host-to-DSP communication. The host
processor can set or clear HF0, and the DSP56303 cannot change it. HF0
is reflected in the HSR on the DSP side of the HI08.
2
HDRQ
0
Double Host Request
If cleared, the HDRQ bit configures HREQ/HTRQ and HACK/HRRQ as
HREQ and HACK, respectively. If HDRQ is set, HREQ/HTRQ is
configured as HTRQ, and HACK/HRRQ is configured as HRRQ.
Содержание DSP56303
Страница 1: ...DSP56303 User s Manual 24 Bit Digital Signal Processor DSP56303UM AD Revision 1 January 2001 ...
Страница 52: ...JTAG OnCE Interface 2 22 DSP56303 User s Manual ...
Страница 114: ...General Purpose Input Output GPIO 5 10 DSP56303 User s Manual ...
Страница 212: ...GPIO Signals and Registers 8 26 DSP56303 User s Manual ...
Страница 268: ...Interrupt Equates A 22 DSP56303 User s Manual ...
Страница 306: ...Programming Sheets B 38 DSP56303 User s Manual ...
Страница 320: ...Index 14 DSP56303 User s Manual ...