Rev. 6.0, 07/02, page 771 of 986
19.5
Interrupt Response Time
The time from generation of an interrupt request until interrupt exception handling is performed
and fetching of the first instruction of the exception service routine is started (the interrupt
response time) is shown in table 19.9.
Table 19.9
Interrupt Response Time
Number of States
Item
NMI
RL
Peripheral
Modules
Notes
Time for priority decision and
SR mask bit comparison
*
1Icyc + 4Bcyc
1Icyc + 7Bcyc
1Icyc + 2Bcyc
Wait time until end of
sequence being executed by
CPU
S – 1 (
≥
0)
×
Icyc
S – 1 (
≥
0)
×
Icyc
S – 1 (
≥
0)
×
Icyc
Time from interrupt exception
handling (save of SR and PC)
until fetch of first instruction of
exception handler is started
4
×
Icyc
4
×
Icyc
4
×
Icyc
Total
5Icyc + 4Bcyc
+ (S – 1)Icyc
5Icyc + 7Bcyc
+ (S – 1)Icyc
5Icyc + 2Bcyc
+ (S – 1)Icyc
Minimum
case
13Icyc
19Icyc
9Icyc
When Icyc:
Bcyc = 2:1
Response
time
Maximum
case
36 + S Icyc
60 + S Icyc
20 + S Icyc
When Icyc:
Bcyc = 8:1
Icyc:
One cycle of internal clock supplied to CPU, etc.
Bcyc: One CKIO cycle
S:
Latency of instruction
Note:
*
In the SH7750 and SH7750S including the case where the mask bit (IMASK) in SR is
changed, and a new interrupt is generated.
Содержание SH7750 series
Страница 106: ...Rev 6 0 07 02 page 56 of 986 ...
Страница 144: ...Rev 6 0 07 02 page 94 of 986 ...
Страница 242: ...Rev 6 0 07 02 page 192 of 986 ...
Страница 270: ...Rev 6 0 07 02 page 220 of 986 ...
Страница 360: ...Rev 6 0 07 02 page 310 of 986 ...
Страница 538: ...Rev 6 0 07 02 page 488 of 986 ...
Страница 706: ...Rev 6 0 07 02 page 656 of 986 ...
Страница 752: ...Rev 6 0 07 02 page 702 of 986 ...
Страница 780: ...Rev 6 0 07 02 page 730 of 986 ...
Страница 822: ...Rev 6 0 07 02 page 772 of 986 ...
Страница 986: ...Rev 6 0 07 02 page 936 of 986 ...
Страница 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Страница 1036: ...Rev 6 0 07 02 page 986 of 986 ...