
Rev. 6.0, 07/02, page 451 of 986
Common
memory 1
Common memory
(64 MB)
Attribute memory
(64 MB)
I/O space
(64 MB)
Attribute memory
I/O space 1
I/O space 2
Virtual
address space
Card 1
on CS5
Card 2
on CS6
Access
by CS5 wait
controller
Virtual
address space
Physical I/O
addresses
IO 1
IO 1
Different virtual pages
mapped to the same
physical page
Example of I/O spaces with different cycle times
(less than 1 kB)
The page size can be 1 kB, 4 kB, 64 kB, or 1 MB.
Example of PCMCIA interface mapping
IO 2
IO 2
1 kB
page
1 kB
page
Common
memory 2
Access
by CS6 wait
controller
.
.
.
.
.
.
Figure 13.52 PCMCIA Space Allocation
I/O Card Interface Timing: Figures 13.53 and 13.54 show the timing for the PCMCIA I/O card
interface.
When an I/O card interface access is made to a PCMCIA card in little-endian mode, dynamic
sizing of the I/O bus width is possible using the
IOIS16
pin. When a 16-bit bus width is set, if the
IOIS16
signal is high during a word-size I/O bus cycle, the I/O port is recognized as being 8 bits
in width. In this case, a data access for only 8 bits is performed in the I/O bus cycle being
executed, followed automatically by a data access for the remaining 8 bits. Dynamic bus sizing is
also performed in the case of byte-size access to address 2n + 1.
Figure 13.55 shows the basic timing for dynamic bus sizing.
Содержание SH7750 series
Страница 106: ...Rev 6 0 07 02 page 56 of 986 ...
Страница 144: ...Rev 6 0 07 02 page 94 of 986 ...
Страница 242: ...Rev 6 0 07 02 page 192 of 986 ...
Страница 270: ...Rev 6 0 07 02 page 220 of 986 ...
Страница 360: ...Rev 6 0 07 02 page 310 of 986 ...
Страница 538: ...Rev 6 0 07 02 page 488 of 986 ...
Страница 706: ...Rev 6 0 07 02 page 656 of 986 ...
Страница 752: ...Rev 6 0 07 02 page 702 of 986 ...
Страница 780: ...Rev 6 0 07 02 page 730 of 986 ...
Страница 822: ...Rev 6 0 07 02 page 772 of 986 ...
Страница 986: ...Rev 6 0 07 02 page 936 of 986 ...
Страница 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Страница 1036: ...Rev 6 0 07 02 page 986 of 986 ...