Rev. 6.0, 07/02, page 61 of 986
3.2
Register Descriptions
There are six MMU-related registers.
31
10 9
8
7
0
VPN
PPN
— —
ASID
1. PTEH
31 30 29 28
10 9
8
7
6
5
4
3
2
1
0
— — —
— V SZ
PR
SZ C D SH WT
2. PTEL
31
4
3
2
0
TC
SA
3. PTEA
31
0
TTB
4. TTB
31
Virtual address at which MMU exception or address error occurred
5. TEA
31
26
24 23
18 17 16 15
10 9
8
7
6
5
4
3
2
1
0
LRUI
— —
— —
URC
SQMD
SV — — — — — TI — AT
6. MMUCR
— indicates a reserved bit: the write value must be 0, and a read will return 0.
URB
25
Figure 3.2 MMU-Related Registers
Содержание SH7750 series
Страница 106: ...Rev 6 0 07 02 page 56 of 986 ...
Страница 144: ...Rev 6 0 07 02 page 94 of 986 ...
Страница 242: ...Rev 6 0 07 02 page 192 of 986 ...
Страница 270: ...Rev 6 0 07 02 page 220 of 986 ...
Страница 360: ...Rev 6 0 07 02 page 310 of 986 ...
Страница 538: ...Rev 6 0 07 02 page 488 of 986 ...
Страница 706: ...Rev 6 0 07 02 page 656 of 986 ...
Страница 752: ...Rev 6 0 07 02 page 702 of 986 ...
Страница 780: ...Rev 6 0 07 02 page 730 of 986 ...
Страница 822: ...Rev 6 0 07 02 page 772 of 986 ...
Страница 986: ...Rev 6 0 07 02 page 936 of 986 ...
Страница 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Страница 1036: ...Rev 6 0 07 02 page 986 of 986 ...