
Rev. 6.0, 07/02, page 894 of 986
(Tnop)
Tnop
Tc1
Tc2
Tc3
Tc4
Trwl
Trwl
t
AD
t
AD
H/L
c0
Row
t
WDD
d0
t
WDD
d1
d2
d3
t
WDD
t
DQMD
t
DQMD
t
DACD
t
RWD
t
RWD
t
CASD2
t
CASD2
t
DACD
t
BSD
t
BSD
t
CSD
t
CSD
CKIO
BANK
Precharge-sel
Address
DQMn
CKE
RD/
D63–D0
(write)
DACKn
(SA: IO
→
memory)
Normal write
SA-DMA
Notes: In the case of SA-DMA only, the (Tnop) cycle is inserted, and the DACKn signal is output as shown by the
solid line. In a normal write, the (Tnop) cycle is omitted and the DACKn signal is output as shown by the
dotted line.
IO: DACK device
SA: Single address DMA transfer
DA: Dual address DMA transfer
DACK set to active-high
Figure 22.32 Synchronous DRAM Normal Write Bus Cycle: WRITE Command, Burst
(TRWL[2:0] = 010)
Содержание SH7750 series
Страница 106: ...Rev 6 0 07 02 page 56 of 986 ...
Страница 144: ...Rev 6 0 07 02 page 94 of 986 ...
Страница 242: ...Rev 6 0 07 02 page 192 of 986 ...
Страница 270: ...Rev 6 0 07 02 page 220 of 986 ...
Страница 360: ...Rev 6 0 07 02 page 310 of 986 ...
Страница 538: ...Rev 6 0 07 02 page 488 of 986 ...
Страница 706: ...Rev 6 0 07 02 page 656 of 986 ...
Страница 752: ...Rev 6 0 07 02 page 702 of 986 ...
Страница 780: ...Rev 6 0 07 02 page 730 of 986 ...
Страница 822: ...Rev 6 0 07 02 page 772 of 986 ...
Страница 986: ...Rev 6 0 07 02 page 936 of 986 ...
Страница 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Страница 1036: ...Rev 6 0 07 02 page 986 of 986 ...