Rev. 6.0, 07/02, page 595 of 986
15.1.2
Block Diagram
Figure 15.1 shows a block diagram of the SCI.
Module data bus
SCRDR1
SCRSR1
RxD
TxD
SCK
SCTDR1
SCTSR1
SCSSR1
SCSCR1
SCSMR1
SCBRR1
Parity generation
Parity check
Transmission/
reception
control
Baud rate
generator
Clock
External clock
P
φ
P
φ
/4
P
φ
/16
P
φ
/64
TEI
TXI
RXI
ERI
SCI
Bus interface
Internal
data bus
SCSPTR1
SCRSR1:
Receive shift register
SCRDR1:
Receive data register
SCTSR1:
Transmit shift register
SCTDR1:
Transmit data register
SCSMR1:
Serial mode register
SCSCR1:
Serial control register
SCSSR1:
Serial status register
SCBRR1:
Bit rate register
SCSPTR1: Serial port register
Figure 15.1 Block Diagram of SCI
Содержание SH7750 series
Страница 106: ...Rev 6 0 07 02 page 56 of 986 ...
Страница 144: ...Rev 6 0 07 02 page 94 of 986 ...
Страница 242: ...Rev 6 0 07 02 page 192 of 986 ...
Страница 270: ...Rev 6 0 07 02 page 220 of 986 ...
Страница 360: ...Rev 6 0 07 02 page 310 of 986 ...
Страница 538: ...Rev 6 0 07 02 page 488 of 986 ...
Страница 706: ...Rev 6 0 07 02 page 656 of 986 ...
Страница 752: ...Rev 6 0 07 02 page 702 of 986 ...
Страница 780: ...Rev 6 0 07 02 page 730 of 986 ...
Страница 822: ...Rev 6 0 07 02 page 772 of 986 ...
Страница 986: ...Rev 6 0 07 02 page 936 of 986 ...
Страница 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Страница 1036: ...Rev 6 0 07 02 page 986 of 986 ...