
Rev. 6.0, 07/02, page 769 of 986
Program
execution state
No
No
Yes
No
Yes
No
Yes
Yes
No
No
Yes
Yes
No
Yes
No
No
Yes
No
Yes
Save SR to SSR;
save PC to SPC
Set interrupt source
in INTEVT
Set BL, MD, RB bits
in SR to 1
Branch to exception
handler
Interrupt
generated?
(BL bit
in SR = 0) or
(sleep or standby
mode)?
NMI?
Level 14
interrupt?
Level 1
interrupt?
I3–I0 =
level 13 or
lower?
I3–I0 =
level 0?
Yes
Level 15
interrupt?
I3–I0
*
=
level 14 or
lower?
Note:
*
I3–I0: Interrupt mask bits in status register (SR)
NMIB in
ICR = 1 and
NMI?
Figure 19.3 Interrupt Operation Flowchart
Содержание SH7750 series
Страница 106: ...Rev 6 0 07 02 page 56 of 986 ...
Страница 144: ...Rev 6 0 07 02 page 94 of 986 ...
Страница 242: ...Rev 6 0 07 02 page 192 of 986 ...
Страница 270: ...Rev 6 0 07 02 page 220 of 986 ...
Страница 360: ...Rev 6 0 07 02 page 310 of 986 ...
Страница 538: ...Rev 6 0 07 02 page 488 of 986 ...
Страница 706: ...Rev 6 0 07 02 page 656 of 986 ...
Страница 752: ...Rev 6 0 07 02 page 702 of 986 ...
Страница 780: ...Rev 6 0 07 02 page 730 of 986 ...
Страница 822: ...Rev 6 0 07 02 page 772 of 986 ...
Страница 986: ...Rev 6 0 07 02 page 936 of 986 ...
Страница 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Страница 1036: ...Rev 6 0 07 02 page 986 of 986 ...