Rev. 6.0, 07/02, page 348 of 986
•
When DRAM or Synchronous DRAM Interface is Set*
1
Description
Bit 11: A2W2
Bit 10: A2W1
Bit 9: A2W0
DRAM
CAS
CAS
CAS
CAS
Assertion Width
Synchronous DRAM
CAS
CAS
CAS
CAS
Latency Cycles
0
0
0
1
Inhibited
1
2
1
*
2
1
0
3
2
1
4
3
1
0
0
7
4
*
2
1
10
5
*
2
1
0
13
Inhibited
1
16
Inhibited
Notes:
*
1 External wait input is always ignored.
*
2 RAS down mode is prohibited.
Bits 8 to 6—Area 1 Wait Control (A1W2–A1W0): These bits specify the number of wait states
to be inserted for area 1. For details on MPX interface setting, see table 13.6, MPX Interface is
Selected (Areas 0 to 6).
Description
Bit 8: A1W2
Bit 7: A1W1
Bit 6: A1W0
Inserted Wait States
RDY
RDY
RDY
RDY
Pin
0
0
0
0
Ignored
1
1
Enabled
1
0
2
Enabled
1
3
Enabled
1
0
0
6
Enabled
1
9
Enabled
1
0
12
Enabled
1
15 (Initial value)
Enabled
Содержание SH7750 series
Страница 106: ...Rev 6 0 07 02 page 56 of 986 ...
Страница 144: ...Rev 6 0 07 02 page 94 of 986 ...
Страница 242: ...Rev 6 0 07 02 page 192 of 986 ...
Страница 270: ...Rev 6 0 07 02 page 220 of 986 ...
Страница 360: ...Rev 6 0 07 02 page 310 of 986 ...
Страница 538: ...Rev 6 0 07 02 page 488 of 986 ...
Страница 706: ...Rev 6 0 07 02 page 656 of 986 ...
Страница 752: ...Rev 6 0 07 02 page 702 of 986 ...
Страница 780: ...Rev 6 0 07 02 page 730 of 986 ...
Страница 822: ...Rev 6 0 07 02 page 772 of 986 ...
Страница 986: ...Rev 6 0 07 02 page 936 of 986 ...
Страница 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Страница 1036: ...Rev 6 0 07 02 page 986 of 986 ...