
Rev. 6.0, 07/02, page 25 of 986
Table 1.3
Pin Functions (cont)
Memory Interface
Pin
No.
Pin Name
I/O
Function
Reset
SRAM
DRAM
SDRAM PCMCIA MPX
59
WE4
/
CAS4
/
DQM4
O
D39–D32 select
signal
WE4
CAS4
DQM4
60
WE1
/
CAS1
/
DQM1
O
D15–D8 select
signal
WE1
CAS1
DQM1
WE1
61
WE0
/
CAS0
/
DQM0
O
D7–D0 select
signal
WE0
CAS0
DQM0
62
A17
O
Address
63
A16
O
Address
64
A15
O
Address
65
VDD
Power
Internal VDD
66
VSS
Power
Internal GND
(0 V)
67
A14
O
Address
68
A13
O
Address
69
VDDQ
Power
IO VDD (3.3 V)
70
VSSQ
Power
IO GND (0 V)
71
A12
O
Address
72
A11
O
Address
73
A10
O
Address
74
A9
O
Address
75
A8
O
Address
76
A7
O
Address
77
CKIO
O
Clock output
CKIO
78
VDDQ
Power
IO VDD (3.3 V)
79
VSSQ
Power
IO GND (0 V)
80
A6
O
Address
81
A5
O
Address
82
A4
O
Address
83
A3
O
Address
84
A2
O
Address
85
DRAK1
O
DMAC1 request
acknowledge
86
DRAK0
O
DMAC0 request
acknowledge
87
VDDQ
Power
IO VDD (3.3 V)
Содержание SH7750 series
Страница 106: ...Rev 6 0 07 02 page 56 of 986 ...
Страница 144: ...Rev 6 0 07 02 page 94 of 986 ...
Страница 242: ...Rev 6 0 07 02 page 192 of 986 ...
Страница 270: ...Rev 6 0 07 02 page 220 of 986 ...
Страница 360: ...Rev 6 0 07 02 page 310 of 986 ...
Страница 538: ...Rev 6 0 07 02 page 488 of 986 ...
Страница 706: ...Rev 6 0 07 02 page 656 of 986 ...
Страница 752: ...Rev 6 0 07 02 page 702 of 986 ...
Страница 780: ...Rev 6 0 07 02 page 730 of 986 ...
Страница 822: ...Rev 6 0 07 02 page 772 of 986 ...
Страница 986: ...Rev 6 0 07 02 page 936 of 986 ...
Страница 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Страница 1036: ...Rev 6 0 07 02 page 986 of 986 ...