
Rev. 6.0, 07/02, page 313 of 986
13.1.2
Block Diagram
Figure 13.1 shows a block diagram of the BSC.
–
–
RD/
–
,
CKE
,
Internal bus
Bus
interface
WCR1
WCR2
WCR3
BCR1
BCR2
BCR3
*
BCR4
*
PCR
RFCR
RTCNT
RTCOR
RTCSR
Comparator
Refresh
control unit
Memory
control unit
Area
control unit
Wait
control unit
Interrupt
controller
BSC
Peripheral bus
WCR: Wait control register
BCR: Bus control register
MCR: Memory control register
PCR: PCMCIA control register
Note:
*
SH7750R only
MCR
Module bus
RFCR:
Refresh count register
RTCNT: Refresh timer count register
RTCOR: Refresh time constant register
RTCSR: Refresh timer control/status register
Figure 13.1 Block Diagram of BSC
Содержание SH7750 series
Страница 106: ...Rev 6 0 07 02 page 56 of 986 ...
Страница 144: ...Rev 6 0 07 02 page 94 of 986 ...
Страница 242: ...Rev 6 0 07 02 page 192 of 986 ...
Страница 270: ...Rev 6 0 07 02 page 220 of 986 ...
Страница 360: ...Rev 6 0 07 02 page 310 of 986 ...
Страница 538: ...Rev 6 0 07 02 page 488 of 986 ...
Страница 706: ...Rev 6 0 07 02 page 656 of 986 ...
Страница 752: ...Rev 6 0 07 02 page 702 of 986 ...
Страница 780: ...Rev 6 0 07 02 page 730 of 986 ...
Страница 822: ...Rev 6 0 07 02 page 772 of 986 ...
Страница 986: ...Rev 6 0 07 02 page 936 of 986 ...
Страница 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Страница 1036: ...Rev 6 0 07 02 page 986 of 986 ...