Rev. 6.0, 07/02, page 222 of 986
Table 9.1
Status of CPU and Peripheral Modules in Power-Down Modes
Status
Power-
Down
Mode
Entering
Conditions
CPG
CPU
On-Chip
Memory
On-chip
Peripheral
Modules
Pins
External
Memory
Exiting
Method
Sleep
SLEEP
instruction
executed
while STBY
bit is 0 in
STBCR
Operating
Halted
(registers
held)
Held
Operating
Held
Refreshing
•
Interrupt
•
Reset
Deep
sleep
SLEEP
instruction
executed
while STBY
bit is 0 in
STBCR,
and DSLP
bit is 1 in
STBCR2
Operating
Halted
(registers
held)
Held
Operating
(DMA
halted)
Held
Self-
refreshing
•
Interrupt
•
Reset
Standby
SLEEP
instruction
executed
while STBY
bit is 1 in
STBCR
Halted
Halted
(registers
held)
Held
Halted
*
Held
Self-
refreshing
•
Interrupt
•
Reset
Hardware
standby
(SH7750S,
SH7750R)
Setting CA
pin low
Halted
Halted
Undefined Halted
*
High
impedance
Undefined
•
Power-on
reset
Module
standby
Setting
MSTP bit
to 1 in
STBCR/
STBCR2
Operating
Operating
Held
Specified
modules
halted
*
Held
Refreshing
•
Clearing
MSTP bit
to 0
•
Reset
Note:
*
The RTC operates when the START bit in RCR2 is 1 (see section 11, Realtime Clock
(RTC)).
Содержание SH7750 series
Страница 106: ...Rev 6 0 07 02 page 56 of 986 ...
Страница 144: ...Rev 6 0 07 02 page 94 of 986 ...
Страница 242: ...Rev 6 0 07 02 page 192 of 986 ...
Страница 270: ...Rev 6 0 07 02 page 220 of 986 ...
Страница 360: ...Rev 6 0 07 02 page 310 of 986 ...
Страница 538: ...Rev 6 0 07 02 page 488 of 986 ...
Страница 706: ...Rev 6 0 07 02 page 656 of 986 ...
Страница 752: ...Rev 6 0 07 02 page 702 of 986 ...
Страница 780: ...Rev 6 0 07 02 page 730 of 986 ...
Страница 822: ...Rev 6 0 07 02 page 772 of 986 ...
Страница 986: ...Rev 6 0 07 02 page 936 of 986 ...
Страница 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Страница 1036: ...Rev 6 0 07 02 page 986 of 986 ...