Rev. 6.0, 07/02, page 552 of 986
Tb
Tc
Td
Te
Tf
Th
Ta
Row
H/L
Tg
Tk
Tj
Ti
tAD
Tm
Tn
To
Tp
Tq
Ts
Tl
Tr
Tv
Tu
Tt
Tw
tAD
tAD
tCSD
tCSD
Row
c1
Row
tDQMD
tDQMD
tDTRS
tDTRH
tCASD2
tCASD2
tWDD
DMAC Channel
tIDD
tBSD
DTR 1CKIO cycle (10ns
100MHz)
tDBQS
[2CKIO cycle - tDTRS] (18ns F100MHz)
tTRH
tTRS
tBAVD
tRASD
tRASD
tTDAD
tTDAD
tRWD
tRWD
tDBQH
tBAVD
tBSD
tIDD
tWDD
c1
c2
c3
c4
CKIO
BANK
Precharge-sel
Address
DQMn
ID1
–
ID0
D63
–
D0
(READ)
RD/
Figure 14.27 Single Address Mode: External Device
→
→
→
→
Synchronous DRAM Longword Transfer
SDRAM auto-precharge Write bus cycle, burst (RCD[1:0] = 01, TRWL[2:0] = 101,
TPC[2:0] = 001)
Содержание SH7750 series
Страница 106: ...Rev 6 0 07 02 page 56 of 986 ...
Страница 144: ...Rev 6 0 07 02 page 94 of 986 ...
Страница 242: ...Rev 6 0 07 02 page 192 of 986 ...
Страница 270: ...Rev 6 0 07 02 page 220 of 986 ...
Страница 360: ...Rev 6 0 07 02 page 310 of 986 ...
Страница 538: ...Rev 6 0 07 02 page 488 of 986 ...
Страница 706: ...Rev 6 0 07 02 page 656 of 986 ...
Страница 752: ...Rev 6 0 07 02 page 702 of 986 ...
Страница 780: ...Rev 6 0 07 02 page 730 of 986 ...
Страница 822: ...Rev 6 0 07 02 page 772 of 986 ...
Страница 986: ...Rev 6 0 07 02 page 936 of 986 ...
Страница 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Страница 1036: ...Rev 6 0 07 02 page 986 of 986 ...