
Rev. 6.0, 07/02, page 246 of 986
V
DDQ
*
V
DD
SCK2
CA
Min 0s
Min 0s
Max 50
µ
s
Note:
*
V
DDQ
, V
DD-CPG
, V
DD-PLL1
, V
DD-PLL2
V
DD
min
Figure 9.14 Timing When Power Other than VDD-RTC is Off
CA
V
DD-RTC
SCK2
V
DD
, V
DDQ
*
Min 0s
Note:
*
V
DD
, V
DD-PLL1/2
, V
DDQ
, V
DD-CPG
Power-on oscillation
setting time
Figure 9.15 Timing When VDD-RTC Power is Off
→
→
→
→
On
Содержание SH7750 series
Страница 106: ...Rev 6 0 07 02 page 56 of 986 ...
Страница 144: ...Rev 6 0 07 02 page 94 of 986 ...
Страница 242: ...Rev 6 0 07 02 page 192 of 986 ...
Страница 270: ...Rev 6 0 07 02 page 220 of 986 ...
Страница 360: ...Rev 6 0 07 02 page 310 of 986 ...
Страница 538: ...Rev 6 0 07 02 page 488 of 986 ...
Страница 706: ...Rev 6 0 07 02 page 656 of 986 ...
Страница 752: ...Rev 6 0 07 02 page 702 of 986 ...
Страница 780: ...Rev 6 0 07 02 page 730 of 986 ...
Страница 822: ...Rev 6 0 07 02 page 772 of 986 ...
Страница 986: ...Rev 6 0 07 02 page 936 of 986 ...
Страница 1030: ...Rev 6 0 07 02 page 980 of 986 ...
Страница 1036: ...Rev 6 0 07 02 page 986 of 986 ...