186
(10) Master Display Mode
Table 7-13 Master Display Mode
I t e m
Symbol
Min
M a x
U n i t
T e s t
Conditions N o t e s
DCLK Rise Delay Time from
CLK1
t
DCRD
—
30
ns
Figure 7-16
FCLK Rise Delay Time from
CLK1
t
FCRD
—
30
ns
FCLK Fall Delay Time from
CLK1
t
FCFD
—
30
ns
DD Setup Time For DCLK
t
DDS
9
—
ns
DD Hold Time For DCLK
t
DDH
5
—
ns
HSYNC Delay Time From
DCLK
t
HSDD
—
25
ns
VSYNC Delay Time From
DCLK
t
VSDD
—
25
ns
ODDF Delay Time From
DCLK
t
ODDD
—
25
ns
CSYNC Delay Time From
DCLK
t
SYDD
—
25
ns
DISP Delay Time From
DCLK
t
DIDD
—
25
ns
CDE Delay Time From DCLK t
CDEDD
—
25
ns
Содержание HD64411 Q2
Страница 17: ...10 ...
Страница 31: ...24 ...
Страница 108: ...101 Example 0 0 Work coordinates Rendering coordinates XC YC ...
Страница 110: ...103 Example Old XC YC Old XC XC old YC YC 0 0 Work coordinates Rendering coordinates XC YC ...
Страница 112: ...105 Example 0 0 Work coordinates Rendering coordinates XO1 YO1 XO1 DX2 YO1 DY2 XO1 DX1 YO1 DY1 LINE ...
Страница 116: ...109 Example 0 0 Work coordinates Rendering coordinates XMIN YMIN XMAX YMAX ...
Страница 118: ...111 Example 0 0 Work coordinates Rendering coordinates XMAX YMAX ...
Страница 120: ...113 Example 0 0 Work coordinates XMIN YMIN XMAX YMAX ...
Страница 129: ...122 ...
Страница 167: ...160 ...
Страница 179: ...172 ...
Страница 213: ...206 Figure 7 20 TV Sync Mode Display Timing When DOT 0 or DOT 1 and EXHSYNC cycle is even multiple of CLK1 cycle ...