204
TH1
3t
cyc1
DISP (output)
DD17 to DD0
(output)
DCLK (output)
ODDF
(input)
EXVSYNC
(input)
EXHSYNC
(input)
CLK1 (input)
t
EXHHW
t
EXH2
t
EXH1
t
EXH1
t
EXV1
t
EXVLW
t
OD2
t
OD1
t
DIEXH
t
DCRD
t
DDH
t
DDS
t
EXV2
t
DIDD
Figure 7-19 TV Sync Mode Display Timing
(When DOT = 1 and
EXHSYNC
cycle is odd multiple of CLK1 cycle)
Содержание HD64411 Q2
Страница 17: ...10 ...
Страница 31: ...24 ...
Страница 108: ...101 Example 0 0 Work coordinates Rendering coordinates XC YC ...
Страница 110: ...103 Example Old XC YC Old XC XC old YC YC 0 0 Work coordinates Rendering coordinates XC YC ...
Страница 112: ...105 Example 0 0 Work coordinates Rendering coordinates XO1 YO1 XO1 DX2 YO1 DY2 XO1 DX1 YO1 DY1 LINE ...
Страница 116: ...109 Example 0 0 Work coordinates Rendering coordinates XMIN YMIN XMAX YMAX ...
Страница 118: ...111 Example 0 0 Work coordinates Rendering coordinates XMAX YMAX ...
Страница 120: ...113 Example 0 0 Work coordinates XMIN YMIN XMAX YMAX ...
Страница 129: ...122 ...
Страница 167: ...160 ...
Страница 179: ...172 ...
Страница 213: ...206 Figure 7 20 TV Sync Mode Display Timing When DOT 0 or DOT 1 and EXHSYNC cycle is even multiple of CLK1 cycle ...