136
Bit 13—DMA Flag Enable (DME): Enables or disables interrupts initiated by the DMF
flag in SR.
Bit 13:
D M E
Description
0
Interrupts initiated by the DMF flag in SR are disabled.
(Initial value)
1
Interrupts initiated by the DMF flag in SR are enabled. When DMF·DME = 1, an
IRL
interrupt request is sent to the CPU.
Bit 12—Command Error Flag Enable (CEE): Enables or disables interrupts initiated by
the CER flag in SR.
Bit 12:
C E E
Description
0
Interrupts initiated by the CER flag in SR are disabled.
(Initial value)
1
Interrupts initiated by the CER flag in SR are enabled. When CER·CEE = 1, an
IRL
interrupt request is sent to the CPU.
Bit 11—Vertical Blanking Flag Enable (VBE): Enables or disables interrupts initiated
by the VBK flag in SR.
Bit 11:
V B E
Description
0
Interrupts initiated by the VBK flag in SR are disabled.
(Initial value)
1
Interrupts initiated by the VBK flag in SR are enabled. When VBK·VBE = 1, an
IRL
interrupt request is sent to the CPU.
Bit 10—Trap Flag Enable (TRE): Enables or disables interrupts initiated by the TRA flag
in SR.
Bit 10:
T R E
Description
0
Interrupts initiated by the TRA flag in SR are disabled.
(Initial value)
1
Interrupts initiated by the TRA flag in SR are enabled. When TRA·TRE = 1, an
IRL
interrupt request is sent to the CPU.
Содержание HD64411 Q2
Страница 17: ...10 ...
Страница 31: ...24 ...
Страница 108: ...101 Example 0 0 Work coordinates Rendering coordinates XC YC ...
Страница 110: ...103 Example Old XC YC Old XC XC old YC YC 0 0 Work coordinates Rendering coordinates XC YC ...
Страница 112: ...105 Example 0 0 Work coordinates Rendering coordinates XO1 YO1 XO1 DX2 YO1 DY2 XO1 DX1 YO1 DY1 LINE ...
Страница 116: ...109 Example 0 0 Work coordinates Rendering coordinates XMIN YMIN XMAX YMAX ...
Страница 118: ...111 Example 0 0 Work coordinates Rendering coordinates XMAX YMAX ...
Страница 120: ...113 Example 0 0 Work coordinates XMIN YMIN XMAX YMAX ...
Страница 129: ...122 ...
Страница 167: ...160 ...
Страница 179: ...172 ...
Страница 213: ...206 Figure 7 20 TV Sync Mode Display Timing When DOT 0 or DOT 1 and EXHSYNC cycle is even multiple of CLK1 cycle ...