33
16 bits
16 dots
Single rendering buffer mode
0
255 319
511
0
128
F0/(F1)
512
1023
256
272
240
16 dots
Source start address
F0 start address
(F1 start address
Work area start address
Display list start address
)
1
×
4 Mbits
Multi-valued source area
Work area
Display list, binary source area
0
255 319
511
0
128
F0
F1
512
1023
256
240
528
496
Source start address
F0 start address
F1 start address
Work area start address
Display list start address
(F0, F1: Frame buffers)
0H
0H
40000H
80000H
84000H
Multi-valued source area
Work area
Display list, binary source area
Display data
Work area (exclusive use of 16 lines)
Multi-valued source/binary source/
display list selection
Display data/multi-valued source/
binary source/display list selection
2
×
4 Mbits
0H
0H
0H
40000H
44000H
2
×
4 Mbits
Physical
address
Physical
address
Figure 3-7 Memory Map Example 4 [Screen Size at 16 Bits/Pixel (320
×
240
Equivalent)]
Содержание HD64411 Q2
Страница 17: ...10 ...
Страница 31: ...24 ...
Страница 108: ...101 Example 0 0 Work coordinates Rendering coordinates XC YC ...
Страница 110: ...103 Example Old XC YC Old XC XC old YC YC 0 0 Work coordinates Rendering coordinates XC YC ...
Страница 112: ...105 Example 0 0 Work coordinates Rendering coordinates XO1 YO1 XO1 DX2 YO1 DY2 XO1 DX1 YO1 DY1 LINE ...
Страница 116: ...109 Example 0 0 Work coordinates Rendering coordinates XMIN YMIN XMAX YMAX ...
Страница 118: ...111 Example 0 0 Work coordinates Rendering coordinates XMAX YMAX ...
Страница 120: ...113 Example 0 0 Work coordinates XMIN YMIN XMAX YMAX ...
Страница 129: ...122 ...
Страница 167: ...160 ...
Страница 179: ...172 ...
Страница 213: ...206 Figure 7 20 TV Sync Mode Display Timing When DOT 0 or DOT 1 and EXHSYNC cycle is even multiple of CLK1 cycle ...