![Hitachi HD64411 Q2 Скачать руководство пользователя страница 197](http://html.mh-extra.com/html/hitachi/hd64411-q2/hd64411-q2_user-manual_147268197.webp)
190
7 . 5 . 2
Reset Timing
Note: * The DCLK initialization sequence is performed from the rise of RESET.
Initialization sequence, 3t
cyc1
CLK1 (input)
RESET
(input)
DCLK (output)
(DOT = 1)
FCLK (output)
(DOT = 1)
DCLK (output)
(DOT = 0)
FCLK (output)
(DOT = 0)
t
RESW
t
RES1
t
DCRD
t
cyc D
t
cyc D
t
DCRD
t
DCRD
t
DCRD
t
DCFD1
t
DCFD0
t
FCRD
t
FCRD
t
FCRD
t
FCFD
t
FCFD
t
FCRD
t
RES2
Figure 7-5 Reset Timing
Содержание HD64411 Q2
Страница 17: ...10 ...
Страница 31: ...24 ...
Страница 108: ...101 Example 0 0 Work coordinates Rendering coordinates XC YC ...
Страница 110: ...103 Example Old XC YC Old XC XC old YC YC 0 0 Work coordinates Rendering coordinates XC YC ...
Страница 112: ...105 Example 0 0 Work coordinates Rendering coordinates XO1 YO1 XO1 DX2 YO1 DY2 XO1 DX1 YO1 DY1 LINE ...
Страница 116: ...109 Example 0 0 Work coordinates Rendering coordinates XMIN YMIN XMAX YMAX ...
Страница 118: ...111 Example 0 0 Work coordinates Rendering coordinates XMAX YMAX ...
Страница 120: ...113 Example 0 0 Work coordinates XMIN YMIN XMAX YMAX ...
Страница 129: ...122 ...
Страница 167: ...160 ...
Страница 179: ...172 ...
Страница 213: ...206 Figure 7 20 TV Sync Mode Display Timing When DOT 0 or DOT 1 and EXHSYNC cycle is even multiple of CLK1 cycle ...