144
5 . 3 . 8
Input Data Conversion Mode Register (IEMR)
15
—
—
—
14
—
—
—
13
—
—
—
12
—
—
—
11
—
—
—
8
—
—
—
10
—
—
—
9
—
—
—
ÉrÉbÉg
èâä˙íl
R/W
7
—
—
—
6
—
—
—
5
—
—
—
4
—
—
—
3
—
—
—
0
YUV0
*
R/W
2
—
—
—
1
YUV1
*
R/W
Note: * Value is retained.
The input data conversion mode register (IEMR) is a 16-bit readable/writable register that specifies
the conversion format for input data from the CPU.
If the value of this register is modified during a data conversion, operation will be temporarily
unstable.
IEMR bits YUV1 and YUV0 retain their values in a reset.
Bits 15 to 2—Reserved: Only 0 should be written to these bits.
Bits 1 and 0—YUV Mode (YUV1, YUV0): These bits specify conversion to RGB
format, and storage in the UGM, of data input in YUV or
∆
YUV format.
Bit 1:
Y U V 1
Bit 0:
Y U V 0
Description
0
0
Normal mode is set. Data conversion is not performed.
1
YUV-RGB conversion is performed. When the total number of data
conversion pixels reaches 0, this bit is automatically cleared and normal
mode is entered. The total number of data conversion pixels is the
product of the image data size register X and Y (IDSRX, IDSRY) set
values. The total number of data conversion pixels is decremented by 1
in the LSI each time a pixel is processed.
UGM access by the CPU is disabled in this mode.
1
0
∆
YUV-RGB conversion is performed. When the total number of data
conversion pixels reaches 0, this bit is automatically cleared and normal
mode is entered. The total number of data conversion pixels is the
product of the image data size register X and Y (IDSRX, IDSRY) set
values. The total number of data conversion pixels is decremented by 1
in the LSI each time a pixel is processed.
UGM access by the CPU is disabled in this mode.
1
Setting prohibited
Содержание HD64411 Q2
Страница 17: ...10 ...
Страница 31: ...24 ...
Страница 108: ...101 Example 0 0 Work coordinates Rendering coordinates XC YC ...
Страница 110: ...103 Example Old XC YC Old XC XC old YC YC 0 0 Work coordinates Rendering coordinates XC YC ...
Страница 112: ...105 Example 0 0 Work coordinates Rendering coordinates XO1 YO1 XO1 DX2 YO1 DY2 XO1 DX1 YO1 DY1 LINE ...
Страница 116: ...109 Example 0 0 Work coordinates Rendering coordinates XMIN YMIN XMAX YMAX ...
Страница 118: ...111 Example 0 0 Work coordinates Rendering coordinates XMAX YMAX ...
Страница 120: ...113 Example 0 0 Work coordinates XMIN YMIN XMAX YMAX ...
Страница 129: ...122 ...
Страница 167: ...160 ...
Страница 179: ...172 ...
Страница 213: ...206 Figure 7 20 TV Sync Mode Display Timing When DOT 0 or DOT 1 and EXHSYNC cycle is even multiple of CLK1 cycle ...