12
2 . 1 . 2
Pin Arrangement
Figure 2-2 shows the pin arrangement of the Q2.
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
CLK0
GND1
A1
A2
VCC1
A3
A4
A5
A6
A7
A8
A9
A10
GND2
A11
A12
A13
A14
A15
A16
A17
A18
A19
A20
A21
A22
GND3
MD0
MD1
MD2
MD3
MD4
GND4
MD5
VCC2
MD6
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
DREQ
D0
D1
CPUVCC1
D2
CPUGND1
D3
D4
D5
D6
D7
CPUGND2
D8
D9
D10
CPUVCC2
D11
D12
CPUGND3
D13
D14
D15
PLLGND
CAP0
PLLVCC
CS0
CS1
RD
WE0
WE1
DACK
MODE0
MODE1
MODE2
TEST
RESET
108
107
106
105
104
103
102
101
100
99
98
97
96
95
94
93
92
91
90
89
88
87
86
85
84
83
82
81
80
79
78
77
76
75
74
73
FCLK
VCC5
CLK1
GND8
MA11
MA10
MA9
MA8
MA7
GND7
MA6
MA5
MA4
MA3
VCC4
MA2
MA1
MA0
MOE
GND6
MUCAS
MLCAS
MRAS1
MRAS0
MWE
MD15
VCC3
MD14
MD13
GND5
MD12
MD11
MD10
MD9
MD8
MD7
144
143
142
141
140
139
138
137
136
135
134
133
132
131
130
129
128
127
126
125
124
123
122
121
120
119
118
117
116
115
114
113
112
111
110
109
WAIT
IRL
CPUGND4
DD17
DD16
DD15
DD14
VCC8
DD13
GND13
DD12
DD11
DD10
DD9
DD8
GND12
DD7
DD6
VCC7
DD5
DD4
DD3
GND11
DD2
DD1
DD0
VSYNC
/
EXVSYNC
HSYNC
/
EXHSYNC
GND10
CSYNC
DISP
VCC6
CDE
DCLK
GND9
ODDF
HD64411
(FP-144)
Figure 2-2 Pin Arrangement
Содержание HD64411 Q2
Страница 17: ...10 ...
Страница 31: ...24 ...
Страница 108: ...101 Example 0 0 Work coordinates Rendering coordinates XC YC ...
Страница 110: ...103 Example Old XC YC Old XC XC old YC YC 0 0 Work coordinates Rendering coordinates XC YC ...
Страница 112: ...105 Example 0 0 Work coordinates Rendering coordinates XO1 YO1 XO1 DX2 YO1 DY2 XO1 DX1 YO1 DY1 LINE ...
Страница 116: ...109 Example 0 0 Work coordinates Rendering coordinates XMIN YMIN XMAX YMAX ...
Страница 118: ...111 Example 0 0 Work coordinates Rendering coordinates XMAX YMAX ...
Страница 120: ...113 Example 0 0 Work coordinates XMIN YMIN XMAX YMAX ...
Страница 129: ...122 ...
Страница 167: ...160 ...
Страница 179: ...172 ...
Страница 213: ...206 Figure 7 20 TV Sync Mode Display Timing When DOT 0 or DOT 1 and EXHSYNC cycle is even multiple of CLK1 cycle ...