![Hitachi HD64411 Q2 Скачать руководство пользователя страница 162](http://html.mh-extra.com/html/hitachi/hd64411-q2/hd64411-q2_user-manual_147268162.webp)
155
5 . 6
Rendering Control Registers
The rendering control registers comprise two 16-bit registers related to rendering control, mapped
onto addresses (A10–A1) H'01F and H'020.
5 . 6 . 1
Command Status Registers H and L (CSTRH, CSTRL)
15
*
R
14
*
R
13
*
R
12
*
R
11
*
R
8
CSTL (address A15–A1 setting)
*
R
10
*
R
9
*
R
Bit:
CSTRL
Initial value:
Read/Write:
7
*
R
6
*
R
5
*
R
4
*
R
3
*
R
0
—
—
—
2
*
R
1
*
R
15
—
—
—
14
—
—
—
13
—
—
—
12
—
—
—
11
—
—
—
8
—
—
—
10
—
—
—
9
—
—
—
Bit:
CSTRH
Initial value:
Read/Write:
7
—
—
—
6
*
R
5
*
R
4
*
R
3
CSTH (address A22–A16 setting)
*
R
0
*
R
2
*
R
1
*
R
Note: * Value is retained.
Command status registers H and L (CSTRH, CSTRL) are 16-bit read-only registers that store the
address of the command word (op code word) being executed when frame switching is performed.
The upper bits (A22 to A16) of the command word address are indicated by the CSTH field, and the
lower bits (A15 to A1) by the CSTL field. The address indicated by the CSTH and CSTL fields is
a word address.
Bits 15 to 7 of CSTRH and bit 0 of CSTRL are reserved. These bits always read 0.
The CSTH field in CSTRH and the CSTL field in CSTRL retain their values in a reset.
Содержание HD64411 Q2
Страница 17: ...10 ...
Страница 31: ...24 ...
Страница 108: ...101 Example 0 0 Work coordinates Rendering coordinates XC YC ...
Страница 110: ...103 Example Old XC YC Old XC XC old YC YC 0 0 Work coordinates Rendering coordinates XC YC ...
Страница 112: ...105 Example 0 0 Work coordinates Rendering coordinates XO1 YO1 XO1 DX2 YO1 DY2 XO1 DX1 YO1 DY1 LINE ...
Страница 116: ...109 Example 0 0 Work coordinates Rendering coordinates XMIN YMIN XMAX YMAX ...
Страница 118: ...111 Example 0 0 Work coordinates Rendering coordinates XMAX YMAX ...
Страница 120: ...113 Example 0 0 Work coordinates XMIN YMIN XMAX YMAX ...
Страница 129: ...122 ...
Страница 167: ...160 ...
Страница 179: ...172 ...
Страница 213: ...206 Figure 7 20 TV Sync Mode Display Timing When DOT 0 or DOT 1 and EXHSYNC cycle is even multiple of CLK1 cycle ...