191
7 . 5 . 3
CPU Read Cycle Timing
T1
T1
T1
(TW)
(TW)
T2
T2
T3
CLK0 (input)/CLKi
(multiplication off/
multiplication on)
A22 to A1 (input)
CS1
,
CS0
(input)
RD
(input)
WE1
,
WE0
(input)
WAIT
(output)
D15 to D0
(input/output)
DACK
(input)
t
ADH
t
ADS
t
CSS
t
CSH
t
RDS
t
RDH
t
WAD
t
WAS1
t
RDHW
t
WAD
t
RDDON
t
WEHW
t
WEHW
t
RDDH
t
RDDOF
t
RDDWS
t
RDHW
High (low simultaneous with
CS0
and
CS1
prohibited)
Figure 7-6 CPU Read Cycle Timing (CPU
←
Q2) with Hardware Wait
Содержание HD64411 Q2
Страница 17: ...10 ...
Страница 31: ...24 ...
Страница 108: ...101 Example 0 0 Work coordinates Rendering coordinates XC YC ...
Страница 110: ...103 Example Old XC YC Old XC XC old YC YC 0 0 Work coordinates Rendering coordinates XC YC ...
Страница 112: ...105 Example 0 0 Work coordinates Rendering coordinates XO1 YO1 XO1 DX2 YO1 DY2 XO1 DX1 YO1 DY1 LINE ...
Страница 116: ...109 Example 0 0 Work coordinates Rendering coordinates XMIN YMIN XMAX YMAX ...
Страница 118: ...111 Example 0 0 Work coordinates Rendering coordinates XMAX YMAX ...
Страница 120: ...113 Example 0 0 Work coordinates XMIN YMIN XMAX YMAX ...
Страница 129: ...122 ...
Страница 167: ...160 ...
Страница 179: ...172 ...
Страница 213: ...206 Figure 7 20 TV Sync Mode Display Timing When DOT 0 or DOT 1 and EXHSYNC cycle is even multiple of CLK1 cycle ...