367
Table 15.3
Control Signal Timing (cont)
V
CC
= 1.8 V to 5.5 V, AV
CC
= 1.8 V to 5.5 V, V
SS
= AV
SS
= 0.0 V, T
a
= –20
°
C to +75
°
C
(including subactive mode) unless otherwise indicated.
Applicable
Values
Reference
Item
Symbol Pins
Min
Typ
Max
Unit
Test Condition
Figure
Input pin high width t
IH
IRQ
0
to
IRQ
4
,
WKP
0
to
WKP
7
ADTRG
, TMIC
TMIF, TMIG,
AEVL, AEVH
2
—
—
t
cyc
t
subcyc
Figure 15.3
Input pin low width
t
IL
IRQ
0
to
IRQ
4
,
WKP
0
to
WKP
7
,
ADTRG
, TMIC,
TMIF, TMIG,
AEVL, AEVH
2
—
—
t
cyc
t
subcyc
Figure 15.3
UD pin minimum
modulation width
t
UDH
t
UDL
UD
4
—
—
t
cyc
t
subcyc
Figure 15.4
Notes: 1. Selected with SA1 and SA0 of system clock control register 2 (SYSCR2).
2. Internal power supply step-down circuit not used
3. Figures in parentheses are the maximum t
OSC
rate with external clock input.
Table 15.4
Serial Interface (SCI3-1, SCI3-2) Timing
V
CC
= 1.8 V to 5.5 V, AV
CC
= 1.8 V to 5.5 V, V
SS
= AV
SS
= 0.0 V, T
a
= –20
°
C to +75
°
C
(including subactive mode) unless otherwise indicated.
Values
Reference
Item
Symbol
Min
Typ
Max
Unit
Test Conditions
Figure
Input clock
Asynchronous
t
scyc
4
—
—
t
cyc
or
Figure 15.5
cycle
Synchronous
6
—
—
t
subcyc
Input clock pulse width
t
SCKW
0.4
—
0.6
t
scyc
Figure 15.5
Transmit data delay time
t
TXD
—
—
1
t
cyc
or
V
CC
= 4.0 V to 5.5 V
Figure 15.6
(synchronous)
—
—
1
t
subcyc
Except the above
Receive data setup time
t
RXS
200.0
—
—
ns
V
CC
= 4.0 V to 5.5 V
Figure 15.6
*
1
(synchronous)
400.0
—
—
Except the above
Figure 15.6
Receive data hold time
t
RXH
200.0
—
—
ns
V
CC
= 4.0 V to 5.5 V
Figure 15.6
*
1
(synchronous)
400.0
—
—
Except the above
Figure 15.6
Note:
1. When internal step-down circuit is not used.