698
Block Diagram of
MB90394HA/MB90F394H(A)
Block Diagram of MB90V390H
............................ 6
Block Diagram of
MB90V390HA/MB90V390HB
Block Diagram of ROM Mirroring Module
Block Diagram of Sound Generator
Block Diagram of Stepping Motor
Controller
........................................... 522
Block Diagram of the 8/10-bit A/D
Converter
........................................... 282
Block Diagram of the Address Match Detection
Function
............................................. 544
Block Diagram of the Clock Generation
................................................... 89
Block Diagram of the Entire Flash Memory
Block Diagram of the Low-power Consumption
Control Circuit
.................................... 141
Block Diagram of Time-base Timer
Block Diagram of UART2, UART3
Block Diagrams of the 8/10-bit A/D Converter
Pins
.................................................... 285
Block Diagrams of the External Reset Pin
Input Capture Block Diagram
............................ 215
Serial I/O Block Diagram
.................................. 438
UART0, UART1 Block Diagram
Watchdog Timer Block Diagram
BTR
Bit Timing Register (BTR)
................................ 477
Bit Timing Register (BTR) Contents
Buffer Address Pointer
Buffer Address Pointer (BAP)
............................. 74
Bus Control Register
Bus Control Register (IBCR)
............................. 413
Bus Mode Setting Bits
Bus Mode Setting Bits
...................................... 166
Bus Operation
Conditions for Canceling Bus Operation Stop
(HALT=0)
.......................................... 472
Conditions for Setting Bus Operation Stop
(HALT=1)
.......................................... 472
State during Bus Operation Stop (HALT=1)
Bus Status Register
............................... 410
BVAL
For Non-H Devices,e.q. MB90V390: Caution for
Disabling Message Buffers by BVAL
Bits
.................................................... 520
BVALR
Message Buffer Valid Register (BVALR)
C
Calculating
Calculating the Execution Cycle Count
CAN Controller
Block Diagram of CAN Controller
Canceling a Transmission Request from the CAN
Controller
........................................... 501
Features of CAN Controller
.............................. 456
Reception Flowchart of the CAN Controller
Starting Transmission of the CAN Controller
Transmission Flowchart of the CAN
Controller
........................................... 503
CAN Direct Mode Register
CAN Direct Mode Register (CDMR)
CAN Direct Mode Register Contents
CAN Switch Register
CAN Switch Register (CANSWR) Contents
CAN2 RX/TX Pin Switching Register
CAN2 RX/TX Pin Switching Register
(CANSWR)
........................................ 516
CANSWR
CAN Switch Register (CANSWR) Contents
CAN2 RX/TX Pin Switching Register
(CANSWR)
........................................ 516
CCR
Condition Code Register (CCR)
CDCR
Serial I/O Prescaler (CDCR)
............................. 445
CDMR
CAN Direct Mode Register (CDMR)
CE Control
Write,Data Polling,Read (CE Control)
Chip Erase
Chip Erase/Sector Erase Command
Sequence
............................................ 685
CKSCR
Configuration of the Clock Selection Register
............................................. 92
CLK Asynchronous Baud Rate
CLK Asynchronous Baud Rate
.......................... 324
CLK Synchronous Baud Rate
CLK Synchronous Baud Rate
............................ 323
Clock
Clocks
.............................................................. 86
Clock Frequency
Oscillating Clock Frequency and Serial Clock Input
Frequency
.......................................... 595
Clock Generation Block
Block Diagram of the Clock Generation
Block
................................................... 89
Clock Mode
Clock Mode
..................................................... 139
Clock Mode Switching
..................................... 160
Clock Mode Transition
....................................... 97
Clock Modulator
Clock Modulator
................................................ 98
Clock Modulator Registers
Содержание MB90390 Series
Страница 2: ......
Страница 4: ......
Страница 17: ...xiii APPENDIX D List of Interrupt Vectors 690 INDEX 695 ...
Страница 18: ...xiv ...
Страница 132: ...104 CHAPTER 5 CLOCKS ...
Страница 152: ...124 CHAPTER 6 CLOCK MODULATOR ...
Страница 210: ...182 CHAPTER 11 TIME BASE TIMER ...
Страница 218: ...190 CHAPTER 12 WATCHDOG TIMER ...
Страница 264: ...236 CHAPTER 14 16 BIT RELOAD TIMER WITH EVENT COUNT FUNCTION ...
Страница 274: ...246 CHAPTER 15 WATCH TIMER ...
Страница 306: ...278 CHAPTER 17 DTP EXTERNAL INTERRUPTS ...
Страница 338: ...310 CHAPTER 18 8 10 BIT A D CONVERTER ...
Страница 364: ...336 CHAPTER 19 UART0 UART1 ...
Страница 398: ...370 CHAPTER 20 UART2 UART3 Figure 20 5 2 ORE Set Timing Receive data RDRF ORE ...
Страница 432: ...404 CHAPTER 20 UART2 UART3 ...
Страница 482: ...454 CHAPTER 22 SERIAL I O ...
Страница 560: ...532 CHAPTER 24 STEPPING MOTOR CONTROLLER ...
Страница 582: ...554 CHAPTER 27 ROM MIRRORING MODULE ...
Страница 632: ...604 CHAPTER 29 EXAMPLES OF SERIAL PROGRAMMING CONNECTION ...
Страница 722: ...694 APPENDIX ...
Страница 723: ...695 INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 740: ......