693
APPENDIX D List of Interrupt Vectors
Note:
For a peripheral module having two interrupt causes for one interrupt number, an EI
2
OS interrupt
clear signal clears both interrupt request flags.
When EI
2
OS ends, an EI
2
OS clear signal is sent to every interrupt flag assigned to each interrupt
number.
EI
2
OS is activated when one of two interrupts assigned to an interrupt control register (ICR) is
caused while EI
2
OS is enabled. This means that an EI
2
OS descriptor that should essentially be
specific to each interrupt cause is shared by two interrupts. Therefore, while one interrupt is enabled,
the other interrupt must be disabled.
Serial I/O
Y1
#33
FFFF78
H
ICR11
0000BB
H
Sound generator
N
34
FFFF74
H
UART0 RX
Y2
35
FFFF70
H
ICR12
0000BC
H
UART0 TX
Y1
36
FFFF6C
H
UART1 RX
Y2
37
FFFF68
H
ICR13
0000BD
H
UART1 TX
Y1
38
FFFF64
H
UART3 RX / (UART2 RX)
Y2
39
FFFF60
H
ICR14
0000BE
H
UART3 TX / (UART2 TX)
Y1
40
FFFF5C
H
Flash memory
N
41
FFFF58
H
ICR15
0000BF
H
Delayed interrupt
N
42
FFFF54
H
Y1: An EI
2
OS interrupt clear signal or EI
2
OS register read access clears the interrupt request flag.
Y2: An EI
2
OS interrupt clear signal or EI
2
OS register read access clears the interrupt request flag. A stop request is issued.
N:
An EI
2
OS interrupt clear signal does not clear the interrupt request flag.
Table D-2 Interrupt Causes, Interrupt Vectors, and Interrupt Control Registers (2/2)
Interrupt cause
EI
2
OS
clear
Interrupt vector
Interrupt control register
Number
Address
Number
Address
Содержание MB90390 Series
Страница 2: ......
Страница 4: ......
Страница 17: ...xiii APPENDIX D List of Interrupt Vectors 690 INDEX 695 ...
Страница 18: ...xiv ...
Страница 132: ...104 CHAPTER 5 CLOCKS ...
Страница 152: ...124 CHAPTER 6 CLOCK MODULATOR ...
Страница 210: ...182 CHAPTER 11 TIME BASE TIMER ...
Страница 218: ...190 CHAPTER 12 WATCHDOG TIMER ...
Страница 264: ...236 CHAPTER 14 16 BIT RELOAD TIMER WITH EVENT COUNT FUNCTION ...
Страница 274: ...246 CHAPTER 15 WATCH TIMER ...
Страница 306: ...278 CHAPTER 17 DTP EXTERNAL INTERRUPTS ...
Страница 338: ...310 CHAPTER 18 8 10 BIT A D CONVERTER ...
Страница 364: ...336 CHAPTER 19 UART0 UART1 ...
Страница 398: ...370 CHAPTER 20 UART2 UART3 Figure 20 5 2 ORE Set Timing Receive data RDRF ORE ...
Страница 432: ...404 CHAPTER 20 UART2 UART3 ...
Страница 482: ...454 CHAPTER 22 SERIAL I O ...
Страница 560: ...532 CHAPTER 24 STEPPING MOTOR CONTROLLER ...
Страница 582: ...554 CHAPTER 27 ROM MIRRORING MODULE ...
Страница 632: ...604 CHAPTER 29 EXAMPLES OF SERIAL PROGRAMMING CONNECTION ...
Страница 722: ...694 APPENDIX ...
Страница 723: ...695 INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 740: ......