700
DIRR
Delayed Interrupt Cause Issuance/Cancellation
Register (DIRR: Delayed Interrupt Request
Register)
............................................... 83
DIV A, Ri
Precautions for Use of "DIV A, Ri" and "DIVW A,
RWi" Instructions
.................................. 51
Use of the "DIV A, Ri" and "DIVW A, RWi"
Instructions without Precautions
DIVW A, RWi
Precautions for Use of "DIV A, Ri" and "DIVW A,
RWi" Instructions
.................................. 51
Use of the "DIV A, Ri" and "DIVW A, RWi"
Instructions without Precautions
DLC Register x
DLC Register x (x=0 to 15) (DLCRx)
DLC Registers
List of Message Buffers (DLC Registers and Data
Registers)
........................................... 463
DLCRx
DLC Register x (x=0 to 15) (DLCRx)
DQ2
Toggle Bit-2 Flag (DQ2)
................................... 573
DQ3
Sector Erase Timer Flag (DQ3)
DQ5
Timing Limit Exceeded Flag (DQ5)
DQ6
Toggle Bit Flag (DQ6)
...................................... 569
DQ7
Data Polling Flag (DQ7)
................................... 567
DTP Requests
Switching between External Interrupt and DTP
Requests
............................................. 275
DTP/External Interrupts
Block Diagram of DTP/External Interrupts
DTP/External Interrupts Registers
Notes on Using DTP/External Interrupts
Outline of DTP/External Interrupts
DTRx
Data Register x (x=0 to 15) (DTRx)
E
ECCR
Extended Communication Control Register
(ECCR2/ECCR3)
................................ 362
Effective Address Field
Effective Address Field
............................. 624, 642
EI
2
OS
8/10-bit A/D Converter Interrupts and
EI
2
OS
................................................ 294
Conversion Using EI
2
.................................. 297
EI
2
OS (Extended Intelligent I/O Service)
EI
2
OS Function of the 8/10-bit A/D
Converter
........................................... 294
EI
2
OS Operation Flow
....................................... 77
EI
2
OS Status Register (ISCS)
.............................. 75
Extended Intelligent I/O Service (EI
2
Intelligent I/O Service (EI
2
OS) Function and
Interrupts
........................................... 224
LIN-UART2, UART3 Interrupts and EI
2
Sample Program for Continuous Conversion Mode
Using EI
2
OS
....................................... 304
Sample Program for Single Conversion Mode Using
EI
2
................................................ 301
Sample Program for Stop Conversion Mode Using
EI
2
................................................ 307
EI
2
OS Status Register
EI
2
OS Status Register (ISCS)
.............................. 75
EIRR
Interrupt/DTP Flags (EIRR: External Interrupt
Request Register)
................................ 271
ENIR
Interrupt/DTP Enable Register (ENIR: Interrupt
Request Enable Register)
Entire Flash Memory
Block Diagram of the Entire Flash Memory
Erasing
Erasing All Data in the Flash Memory
................................... 579
Erasing Optional Data (Erasing Sectors) in the Flash
Memory
............................................. 580
Erasing Sectors in the Flash Memory
ESCR
Extended Status/Control Register
(ESCR2/ESCR3)
................................ 359
Event Count Function
Outline of 16-bit Reload Timer
(with Event Count Function)
Exceptions
Exceptions
........................................................ 56
Execution Cycle Count
Calculating the Execution Cycle Count
Execution Cycle Count
..................................... 639
Extended Communication Control Register
Extended Communication Control Register
(ECCR2/ECCR3)
................................ 362
Extended Intelligent I/O Service
EI
2
OS (Extended Intelligent I/O Service)
Extended Intelligent I/O Service (EI
2
Extended Intelligent I/O Service Descriptor
Extended Intelligent I/O Service Descriptor
(ISD)
................................................... 73
Extended Serial I/O
Interrupt Function of the Extended Serial I/O
Interface
Содержание MB90390 Series
Страница 2: ......
Страница 4: ......
Страница 17: ...xiii APPENDIX D List of Interrupt Vectors 690 INDEX 695 ...
Страница 18: ...xiv ...
Страница 132: ...104 CHAPTER 5 CLOCKS ...
Страница 152: ...124 CHAPTER 6 CLOCK MODULATOR ...
Страница 210: ...182 CHAPTER 11 TIME BASE TIMER ...
Страница 218: ...190 CHAPTER 12 WATCHDOG TIMER ...
Страница 264: ...236 CHAPTER 14 16 BIT RELOAD TIMER WITH EVENT COUNT FUNCTION ...
Страница 274: ...246 CHAPTER 15 WATCH TIMER ...
Страница 306: ...278 CHAPTER 17 DTP EXTERNAL INTERRUPTS ...
Страница 338: ...310 CHAPTER 18 8 10 BIT A D CONVERTER ...
Страница 364: ...336 CHAPTER 19 UART0 UART1 ...
Страница 398: ...370 CHAPTER 20 UART2 UART3 Figure 20 5 2 ORE Set Timing Receive data RDRF ORE ...
Страница 432: ...404 CHAPTER 20 UART2 UART3 ...
Страница 482: ...454 CHAPTER 22 SERIAL I O ...
Страница 560: ...532 CHAPTER 24 STEPPING MOTOR CONTROLLER ...
Страница 582: ...554 CHAPTER 27 ROM MIRRORING MODULE ...
Страница 632: ...604 CHAPTER 29 EXAMPLES OF SERIAL PROGRAMMING CONNECTION ...
Страница 722: ...694 APPENDIX ...
Страница 723: ...695 INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 740: ......