Asynchronous Sample Rate Converter
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
19-9
19.2.2.2
Interrupt Enable Register and Mask Register (ASRIER, ASRIEM)
The Interrupt Enable and Mask registers are read/write registers, and they support the two interrupt enable
lines connected to the two different DSP cores. Use the ASRIER register to enable interrupts, and use the
ASRIEM register to determine which DSP core the interrupt will request to.
Figure 19-5. Interrupt Enable Register (ASRIER)
Figure 19-6. Interrupt Enable Mask Register (ASRIEM)
1
ASREA
ASRC Enable A
Enables the conversion of pair A of the ASRC. When ASREA is cleared, conversion of pair A is
disabled.
0
ASRCEN
ASRC Enable
Enables the operation of the ASRC.
Offset
0x1
Access: User Read/Write
23
22
21
20
19
18
17
16
15
14
13
12
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
11
10
9
8
7
6
5
4
3
2
1
0
R
AFPWE
AOLIE
ADOEC ADOEB ADOEA ADIEC
ADIEB
ADIEA
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
Offset 0x2
Access: User Read/Write
23
22
21
20
19
18
17
16
15
14
13
12
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
11
10
9
8
7
6
5
4
3
2
1
0
R
MFPWE MOLIE MDOEC MDOEB MDOEA MDIEC
MDIEB
MDIEA
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
Table 19-4. ASRC Control Register Bits (ASRCTR) (Continued)
Bit
Field
Description
Содержание Symphony DSP56724
Страница 22: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 1 10 Freescale Semiconductor Introduction ...
Страница 52: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 2 30 Freescale Semiconductor Signal Descriptions ...
Страница 112: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 7 12 Freescale Semiconductor Clock Generation Module CGM ...
Страница 244: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 14 6 Freescale Semiconductor Shared Bus Arbiter ...
Страница 246: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 15 2 Freescale Semiconductor Shared Memory Shared Memory ...