Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
12-2
Freescale Semiconductor
Watchdog Timer (WDT, WDT_1)
When the counter reaches $000000, the WDT pin is asserted low. The WDT can be serviced by writing to
the WSR register (as described in
Section 12.3.4, “Watchdog Service Register (WSR)”
). When serviced,
the counter is loaded with the reload value stored in the WMR register, and then continues counting down
from the new value.
There are four registers in the WDT:
1. The watchdog control register (WCR) configures the watchdog’s operation.
2. The watchdog modulus register (WMR) determines the timer modulus reload value.
3. The watchdog count register (WCNTR) provides visibility to the counter value.
4. The watchdog service register (WSR) requires a service sequence to prevent assertion of the WDT
pin.
Figure 12-1. Watchdog Timer Block Diagram
÷
4096
16-bit Counter
WMR
Peripheral Data Bus
Fsys
WDT pin
Count = 0
Load Counter
WSR
WCNTR
WCR
Enable
Debug
Wait
Control
Register
Count
Register
Service
Register
Modulus
Register
Содержание Symphony DSP56724
Страница 22: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 1 10 Freescale Semiconductor Introduction ...
Страница 52: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 2 30 Freescale Semiconductor Signal Descriptions ...
Страница 112: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 7 12 Freescale Semiconductor Clock Generation Module CGM ...
Страница 244: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 14 6 Freescale Semiconductor Shared Bus Arbiter ...
Страница 246: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 15 2 Freescale Semiconductor Shared Memory Shared Memory ...