Triple Timer Module (TEC, TEC_1)
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
11-7
11.5
Triple Timer Module Programming Model
The timer programmer’s model in
shows the structure of the timer registers.
11.5.1
Prescaler Counter
The prescaler counter is a 21-bit counter that decrements on the rising edge of the prescaler input clock.
The counter is enabled when at least one of the three timers is enabled (that is, one or more of the timer
enable bits are set) and is using the prescaler output as its source (that is, one or more of the PCE bits are
set).
Figure 11-5. Timer Module Programmer’s Model
DO
DI
DIR
15
14
13
12
11
10
9
8
TC1
TC0
INV
TCIE
TE
7
6
5
4
3
2
1
0
Timer Control/Status
Register (TCSR)
Reserved bit. Read as 0. Write with 0 for future compatibility
23
0
Timer Load
Register (TLR)
23
22
21
20
19
18
17
16
23
0
Timer Compare
Register (TCPR)
PCE
TRM
TCF TOF
TOIE
TC2
23
0
Timer Count
Register (TCR)
TC3
TCSR0 = $FFFF8F
TCSR1 = $FFFF8B
TCSR2 = $FFFF87
TLR0 = $FFFF8E
TLR1 = $FFFF8A
TLR2 = $FFFF86
TCR0 = $FFFF8C
TCR1 = $FFFF88
TCR2 = $FFFF84
TCPR0 = $FFFF8D
TCPR1 = $FFFF89
TCPR2 = $FFFF85
23
0
Timer Prescaler Load
Register (TPLR)
TPLR = $FFFF83
23
0
Timer Prescaler Count
Register (TPCR)
TPLR = $FFFF82
Содержание Symphony DSP56724
Страница 22: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 1 10 Freescale Semiconductor Introduction ...
Страница 52: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 2 30 Freescale Semiconductor Signal Descriptions ...
Страница 112: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 7 12 Freescale Semiconductor Clock Generation Module CGM ...
Страница 244: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 14 6 Freescale Semiconductor Shared Bus Arbiter ...
Страница 246: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 15 2 Freescale Semiconductor Shared Memory Shared Memory ...