Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
21-46
Freescale Semiconductor
External Memory Controller (EMC)
Table 21-67. GPCM Write Control Signal Timing for CRR[CLKDIV] = 2
Option Register Attributes
Signal Behavior (Bus Clock Cycles)
TRLX XACS ACS CSNT
Address to
LCSx Asserted
LCSx Negated to
Address Change
LWE Negated to
Address and Data
Invalid
Total Cycles
1
1
Total cycles when LALE is asserted for one cycle only (ORx[EAD]=0; ORx[EAD]=1 and CRR[EADC]=01).
Asserting LALE for more than one cycle increases the total cycle count accordingly.
0
0
00
0
0
0
0
3+SCY
0
0
10
0
1/2
0
0
3+SCY
0
0
11
0
1/2
0
0
3+SCY
0
1
00
0
0
0
0
3+SCY
0
1
10
0
1
0
0
3+SCY
0
1
11
0
2
0
0
4+SCY
0
0
00
1
0
0
0
3+SCY
0
0
10
1
1/2
0
0
3+SCY
0
0
11
1
1/2
0
0
3+SCY
0
1
00
1
0
0
0
3+SCY
0
1
10
1
1
0
0
3+SCY
0
1
11
1
2
0
0
4+SCY
1
0
00
0
0
0
0
3+2*SCY
1
0
10
0
1+1/2
0
0
4+2*SCY
1
0
11
0
1+1/2
0
0
4+2*SCY
1
1
00
0
0
0
0
3+2*SCY
1
1
10
0
2
0
0
4+2*SCY
1
1
11
0
3
0
0
5+2*SCY
1
0
00
1
0
0
-1
4+2*SCY
1
0
10
1
1+1/2
-1
-1
5+2*SCY
1
0
11
1
1+1/2
-1
-1
5+2*SCY
1
1
00
1
0
0
-1
4+2*SCY
1
1
10
1
2
-1
-1
5+2*SCY
1
1
11
1
3
-1
-1
6+2*SCY
Содержание Symphony DSP56724
Страница 22: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 1 10 Freescale Semiconductor Introduction ...
Страница 52: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 2 30 Freescale Semiconductor Signal Descriptions ...
Страница 112: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 7 12 Freescale Semiconductor Clock Generation Module CGM ...
Страница 244: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 14 6 Freescale Semiconductor Shared Bus Arbiter ...
Страница 246: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 15 2 Freescale Semiconductor Shared Memory Shared Memory ...