External Memory Controller (EMC)
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
21-23
2
GPL4
LGPL4 output line disable. Determines how the LGPL4/UPWAIT pin is controlled by the
corresponding bits in the UPM
x array. See
.
1–0
RLFx
Read loop field. Determines the number of times a loop defined in the UPM
x will be executed for a
burst- or single-beat read pattern or when MxMR[OP] = 11 (
RUN
command)
0000 16
0001 1
0010 2
0011 3
...
1110 14
1111 15
Table 21-27. UPM Mode Registers Low Part
MxMRL
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MAMRL X: 0xFF_FE38
MBMRL X: 0xFF_FE3A
MCMRL X: 0xFF_FE3C
R
RLFx
WLFx
W
R
WLFx
TLFx
MAD
W
Reset
0x00_0000
Table 21-28. M
x
MRL Field Descriptions
Bits
Name
Description
23–16
—
Reserved
15–14
RLFx
Read loop field. Determines the number of times a loop defined in the UPM
x will be executed for a
burst- or single-beat read pattern or when MxMR[OP] = 11 (
RUN
command).
0000 16
0001 1
0010 2
0011 3
...
1110 14
1111 15
Table 21-26. MxMR High Part Field Descriptions (Continued)
Bits
Name
Description
Value
LGPL4/UPWAIT
pin function
Interpretation of UPM word bits
G4T1/DLT3
G4T3/WAEN
0
LGPL4 (output)
G4T1
G4T3
1
UPWAIT (input)
DLT3
WAEN
Содержание Symphony DSP56724
Страница 22: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 1 10 Freescale Semiconductor Introduction ...
Страница 52: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 2 30 Freescale Semiconductor Signal Descriptions ...
Страница 112: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 7 12 Freescale Semiconductor Clock Generation Module CGM ...
Страница 244: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 14 6 Freescale Semiconductor Shared Bus Arbiter ...
Страница 246: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 15 2 Freescale Semiconductor Shared Memory Shared Memory ...