Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
9-26
Freescale Semiconductor
Enhanced Serial Audio Interface (ESAI, ESAI_1, ESAI_2, ESAI_3)
In the asynchronous mode, when RCKD is set, the internal clock source becomes the bit clock for the
receive shift registers and word length divider and is the output on the SCKR pin. In the asynchronous
mode when RCKD is cleared, the clock source is external; the internal clock generator is disconnected
from the SCKR pin, and an external clock source may drive this pin.
In the synchronous mode when RCKD is set, the SCKR pin becomes the OF0 output flag. If RCKD is
cleared, the SCKR pin becomes the IF0 input flag. See
.
9.2.3.9
RCCR Receiver Frame Sync Signal Direction (RFSD)—Bit 22
The Receiver Frame Sync Signal Direction (RFSD) bit selects the source of the receiver frame sync signal
when in the asynchronous mode (SYN=0) and the IF1/OF1/Transmitter Buffer Enable flag direction in the
synchronous mode (SYN=1).
In the asynchronous mode, when RFSD is set, the internal clock generator becomes the source of the
receiver frame sync and is the output on the FSR pin. In the asynchronous mode, when RFSD is cleared,
the receiver frame sync source is external; the internal clock generator is disconnected from the FSR pin,
and an external clock source may drive this pin.
In the synchronous mode when RFSD is set, the FSR pin becomes the OF1 output flag or the Transmitter
Buffer Enable, according to the TEBE control bit. If RFSD is cleared, the FSR pin becomes the IF1 input
flag. See
Table 9-7. SCKR Pin Definition Table
Control Bits
SCKR PIN
SYN
RCKD
0
0
SCKR input
0
1
SCKR output
1
0
IF0
1
1
OF0
Table 9-8. FSR Pin Definition Table
Control Bits
FSR Pin
SYN
TEBE
RFSD
0
X
0
FSR input
0
X
1
FSR output
1
0
0
IF1
1
0
1
OF1
1
1
0
reserved
1
1
1
Transmitter Buffer
Enable
Содержание Symphony DSP56724
Страница 22: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 1 10 Freescale Semiconductor Introduction ...
Страница 52: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 2 30 Freescale Semiconductor Signal Descriptions ...
Страница 112: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 7 12 Freescale Semiconductor Clock Generation Module CGM ...
Страница 244: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 14 6 Freescale Semiconductor Shared Bus Arbiter ...
Страница 246: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 15 2 Freescale Semiconductor Shared Memory Shared Memory ...