Clock Generation Module (CGM)
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
7-11
7.3.3.3
ASRC Clock Dividing Control Register (ASCDR)
The clock dividing control register instructs the CGM to generate the corresponding divided clocks to the
ASRC module.
Table 7-10. ASRC Clock Dividing Control Register (ASCDR)
Address
0xBASE_7E(ASCDR)
Access: Read/Write
Bit
23
22
21
20
19
18
17
16
15
14
13
12
R/W
Reset
Bit
11
10
9
8
7
6
5
4
3
2
1
0
R/W
ASDF6
ASDF5
ASDF4 ASDF3 ASDF2
ASDF1
ASDF0
Reset
0
1
0
0
0
1
0
Table 7-11. ASRC Control Division Registers Field Description
Bits
Field
Description
6–0 ASDF6–ASDF0 ASRC Divider Factor
Defines the division factor of asrc_divider. This divided clock is used in the ASRC module as an enable.
The reset value of ASDF is calculated as
199.68/5.644 – 1 = 34.
Содержание Symphony DSP56724
Страница 22: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 1 10 Freescale Semiconductor Introduction ...
Страница 52: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 2 30 Freescale Semiconductor Signal Descriptions ...
Страница 112: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 7 12 Freescale Semiconductor Clock Generation Module CGM ...
Страница 244: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 14 6 Freescale Semiconductor Shared Bus Arbiter ...
Страница 246: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 15 2 Freescale Semiconductor Shared Memory Shared Memory ...