![Freescale Semiconductor MC9S12ZVM series Скачать руководство пользователя страница 638](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602638.webp)
Chapter 17 Gate Drive Unit (GDUV4)
MC9S12ZVM Family Reference Manual Rev. 1.3
Freescale Semiconductor
638
NOTE
The purpose of the GSUF flag is to allow dissipation of the energy in the
motor coils through the low side FETs in case of short reset pulses whilst
the motor is spinning.
17.3.2.8
GDU Clock Control Register 1 (GDUCLK1)
NOTE
The GBODC & GBOCD register bits must be set to the required value
before GBOE bit is set. If a different boost clock frequency and duty cycle
is required GBOE has to be cleared before new values to GBODC &
GBOCD are written.
1
GHHDIF
GDU High V
HD
Supply Interrupt Flag— The interrupt flag is set by hardware if GHHDF is set or if GHHDS is
cleared. If the GHHDIE bit is set an interrupt is requested. Writing a logic “1” to the bit field clears the flag.
0
GLVLSIF
GDU Low VLS Supply Interrupt Flag— The interrupt flag is set by hardware if GLVLSF is set or GLVLSS is
cleared. If the GLVLSIE bit is set an interrupt is requested.Writing a logic “1” to the bit field clears the flag.
Module Base + 0x0007
Access: User read/write
(1)
1. Read: Anytime
Write: Anytime if GWP=0
7
6
5
4
3
2
1
0
R
0
GBOCD[4:0]
GBODC[1:0]
W
Reset
0
0
0
0
0
0
0
0
Figure 17-10. GDU Clock Control Register 1 (GDUCLK1)
Table 17-9. GDUCLK1 Register Field Descriptions
Field
Description
6-2
GBOCD[4:0]
GDU Boost Option Clock Divider — These bits select the clock divider factor which is used to divide down
the bus clock frequency f
BUS
for the boost converter clock f
BOOST
. These bits cannot be modified after GWP bit
is set. See
for divider factors. See also
Section 17.4.10, “Boost Converter
1-0
GBODC[1:0]
GDU Boost Option Clock Duty Cycle— These bits select the duty cycle of the boost option clock f
boost
. For
GBOCD[4]= 0 the duty cycle of the boost option clock is always 50%. These bits cannot be modified after GWP
bit is set.
00 Duty Cycle = 50%
01 Duty Cycle = 25%
10 Duty Cycle = 50%
11 Duty Cycle = 75%
Table 17-8. GDUF Register Field Descriptions
Field
Description
Содержание MC9S12ZVM series
Страница 116: ...Chapter 2 Port Integration Module S12ZVMPIMV1 MC9S12ZVM Family Reference Manual Rev 1 3 116 Freescale Semiconductor ...
Страница 242: ...Chapter 7 ECC Generation Module SRAM_ECCV1 MC9S12ZVM Family Reference Manual Rev 1 3 242 Freescale Semiconductor ...
Страница 384: ...Chapter 10 Supply Voltage Sensor BATSV3 MC9S12ZVM Family Reference Manual Rev 1 3 384 Freescale Semiconductor ...
Страница 484: ...Chapter 13 Programmable Trigger Unit PTUV2 MC9S12ZVM Family Reference Manual Rev 1 3 484 Freescale Semiconductor ...
Страница 662: ...Chapter 17 Gate Drive Unit GDUV4 MC9S12ZVM Family Reference Manual Rev 1 3 662 Freescale Semiconductor ...
Страница 684: ...Chapter 18 LIN Physical Layer S12LINPHYV2 MC9S12ZVM Family Reference Manual Rev 1 3 684 Freescale Semiconductor ...
Страница 740: ...Chapter 19 128 KB Flash Module S12ZFTMRZ128K512V2 MC9S12ZVM Family Reference Manual Rev 1 3 740 Freescale Semiconductor ...
Страница 756: ...Appendix A MCU Electrical Specifications MC9S12ZVM Family Reference Manual Rev 1 3 756 Freescale Semiconductor ...
Страница 772: ...Appendix D LINPHY Electrical Specifications MC9S12ZVM Family Reference Manual Rev 1 3 772 Freescale Semiconductor ...
Страница 776: ...Appendix E GDU Electrical Specifications MC9S12ZVM Family Reference Manual Rev 1 3 776 Freescale Semiconductor ...
Страница 788: ...Appendix I MSCAN Electrical Specifications MC9S12ZVM Family Reference Manual Rev 1 3 788 Freescale Semiconductor ...
Страница 790: ...Appendix J Package Information MC9S12ZVM Family Reference Manual Rev 1 3 790 Freescale Semiconductor ...